Claims
- 1. A semiconductor device comprising a wiring board formed with a plurality of electrodes, a semiconductor integrated circuit chip formed with a plurality of bumps, and a sealing resin for bonding the electrodes and bumps at corresponding positions and further surrounding the bonding portions of the electrodes and bumps to adhere said wiring board and semiconductor integrated circuit chip, whereineach individual bump and adjacent bumps are formed under the condition that quantities ΦA and L are in the region defined by the following formula B, (b1×L/2)<ΦA<(b2×L/2) (B) where,ΦA denotes a lop diameter of a bump bonded with an electrode; L denotes an interval (distance) between adjacent bumps; b1 denotes a first coefficient; and b2 denotes a second coefficient; wherein said first coefficient b1 is about 0.75, and said second coefficient b2 is about 0.85.
Priority Claims (1)
Number |
Date |
Country |
Kind |
P2000-134327 |
Apr 2000 |
JP |
|
RELATED APPLICATION DATA
The present application is a divisional of U.S. application Ser. No. 09/844,874 filed Apr. 27, 2001 now U.S. Pat. No. 6,614,111, which claims priority to Japanese application P2000-134327 filed Apr. 28, 2000. The present application claims priority to each of these previously filed applications.
US Referenced Citations (6)
Number |
Name |
Date |
Kind |
5869904 |
Shoji |
Feb 1999 |
A |
6157080 |
Tamaki et al. |
Dec 2000 |
A |
6321734 |
Kaminaga et al. |
Nov 2001 |
B1 |
6448665 |
Nakazawa et al. |
Sep 2002 |
B1 |
6452256 |
Kazama et al. |
Sep 2002 |
B1 |
6614111 |
Iwatsu et al. |
Sep 2003 |
B2 |