The present application claims priority under 35 U.S.C. §119 to Korean Patent Application No. 10-2008-0137599 (filed on Dec. 30, 2008), which is hereby incorporated by reference in its entirety.
A packaging technique for a semiconductor integrated device is continuously developed with demands for miniaturization and high capacity. In recent years, various techniques for stack package satisfying miniaturization, high capacity, and packaging efficiency are developed. In the semiconductor industry, the term “stack” refers to a technique for piling up at least two semiconductor chips or packages. This technique ensures implementation of products having memory capacity larger than memory capacity which can be implemented in a process for integrating a semiconductor in a memory device and an increase in use efficiency of a packaging area.
In accordance with the manufacturing technique, a stack package is classified into a method of stacking individual semiconductor chips and then packages the stacked semiconductor chips at a time and a method of stacking individually packaged semiconductor chips. In general, the stack package is electrically connected through metal wires or a through silicon via.
A stack package using metal wires has at least two semiconductor chips stacked on a substrate through an adhesive, and the respective chips and the substrate are electrically connected to each other through the metal wire. However, in the stack package using the metal wires, electrical signals are exchanged through the metal wire, which leads to a low operation speed, requires a large number of wires, and consequently causes deterioration in the electrical characteristics of the chips. Further, to form the metal wires, an additional area is required on the substrate, which causes an increase in the package size. In addition, a gap needs to be provided for wire-bonding to the bonding pads of the respective chips, which results in an increase in the total height of the package.
To overcome these problems in the stack package using the metal wires, a stack package structure using a through electrode is proposed for preventing deterioration in the electrical characteristics of the stack package and reduction in size.
As illustrated in
The through electrode refers to a via of tens or hundreds rim. Accordingly, to form a through electrode of such size, it takes a lot of time and costs to the extent of several or tens times as much as a general semiconductor process. Moreover, yield is considerably low due to defects occurring when the through electrode is formed, defects when the devices are connected to each other through the bumps, and the like. Three or more devices are consumed due to one defect occurring during packaging, which causes an increase in the process costs of the products.
Embodiments relates to a semiconductor package apparatus and a method of manufacturing the same that integrates a plurality of semiconductor devices without through electrode.
Embodiments relate to a semiconductor package apparatus and a method of manufacturing the same that does not require a through electrode needs to be formed, thereby preventing the occurrence of defects caused by the through electrode.
Embodiments relate to a semiconductor package apparatus and a method of manufacturing the same that simplifies the structure of the semiconductor chip, reduces the overall process time enhances overall production yield.
In accordance with embodiments, a semiconductor package apparatus can include at least one of the following: a first semiconductor chip bonded to a substrate with a metal wire turning upward, a second semiconductor chip conductively bonded to the first semiconductor chip in a vertical direction such that a metal wire of the second semiconductor chip and the metal wire of the first semiconductor chip have facing points, and a third semiconductor chip conductively bonded to the first semiconductor chip in a vertical direction so as to be disposed horizontally with respect to the second semiconductor chip such that a metal wire of the third semiconductor chip and the metal wire of the first semiconductor chip have facing points.
In accordance with embodiments, a method of manufacturing a semiconductor package apparatus can include at least one of the following: bonding a first semiconductor chip to a substrate with a metal wire turning upward, conductively bonding a second semiconductor chip to the first semiconductor chip in a vertical direction such that a metal wire of the second semiconductor chip and the metal wire of the first semiconductor chip having facing points, and then conductively bonding a third semiconductor chip to the first semiconductor chip in the vertical direction so as to be disposed horizontally with respect to the second semiconductor chip such that a metal wire of the third semiconductor chip and the metal wire of the first semiconductor chip having facing points.
In accordance with embodiments, a semiconductor package apparatus can include at least one of the following: a first semiconductor chip having bonded to a substrate; a first wire formed in the first semiconductor chip; a second semiconductor chip conductively bonded to the first semiconductor chip; a second wire formed in the second semiconductor chip, wherein the second metal wire of the second semiconductor chip is bonded to the first metal wire of the first semiconductor chip; a third semiconductor chip conductively bonded to the first semiconductor chip; and a third wire formed in the third semiconductor chip, wherein the third metal wire of the second semiconductor chip is bonded to the first metal wire of the first semiconductor chip.
In accordance with embodiments, a semiconductor package apparatus can include at least one of the following: a substrate; a first semiconductor chip bonded to the substrate, the first semiconductor chip having a first metal wire formed therein; a second semiconductor chip conductively bonded to the first semiconductor chip, the second semiconductor chip having a second metal wire formed therein; and a third semiconductor chip conductively bonded to the first semiconductor chip such that the third semiconductor chip is disposed laterally relative to the second semiconductor chip, the third semiconductor chip having a third metal wire formed therein, the second semiconductor chip being conductively bonded to the first semiconductor chip at an interface between the first metal wiring and the second metal wiring and the third semiconductor chip being conductively bonded to the first semiconductor chip at an interface between the first metal wiring and the third metal wiring.
In accordance with embodiments, a semiconductor package apparatus can include at least one of the following: a substrate; a first semiconductor chip having a plurality of first metal wires formed therein, the first semiconductor chip being bonded to the substrate at a first surface of the first semiconductor chip such that a second surface of the first semiconductor chip is exposed; a second semiconductor chip having a plurality of second metal wires formed therein that are spatially aligned and corresponds to a first set of the first metal wires, the second semiconductor chip being conductively bonded to the first semiconductor chip at the exposed second surface of the first semiconductor chip and at an interface between the second metal wires and the first metal wires; and a third semiconductor chip having a plurality of third metal wires formed therein that are spatially aligned and corresponds to a second set of the first metal wires, the third semiconductor chip being conductively bonded to the first semiconductor chip at the exposed second surface of the first semiconductor chip on the same plane as the second semiconductor chip and at an interface between the third metal wires and the first metal wires.
Example
Hereinafter, embodiments will be described in detail with reference to the accompanying drawings which form a part hereof.
Example
First, the structure of a semiconductor package apparatus in accordance with embodiments will be described with reference to example
As illustrated in example
Second semiconductor chip 130 has at least a second metal wire formed therein. Second semiconductor chip 130 is conductively bonded to first semiconductor chip 120 at the exposed second surface of first semiconductor chip 120. Particularly, second semiconductor chip 130 is conductively bonded to first semiconductor chip 120 at interface 201 between the second metal wire of second semiconductor chip 130 and the first metal wire of first semiconductor chip 120.
Third semiconductor chip 140 has at least a third metal wire formed therein. Third semiconductor chip 140 is conductively bonded to first semiconductor chip 120 at the exposed second surface of first semiconductor chip 120. Particularly, third semiconductor chip 130 is conductively bonded to first semiconductor chip 120 at interface 201 between the third metal wire of third semiconductor chip 140 and the first metal wire of first semiconductor chip 120. Accordingly, second semiconductor chip 130 and third semiconductor chip 140 are conductively bonded to first semiconductor chip 120 such that they are disposed laterally adjacent to each other.
Details of a process for manufacturing a semiconductor package apparatus configured as above will be described.
As illustrated in example
As illustrated in example
As illustrated in example
As described above, with the method of manufacturing a semiconductor package apparatus in accordance with embodiments, first semiconductor chip 120 is first bonded to substrate 110. Accordingly, even if second semiconductor chip 130 and third semiconductor chip 140 are different in thickness, a semiconductor package apparatus can be manufactured by vertical and horizontal adhesion.
In accordance with embodiments, since second semiconductor chip 130 and third semiconductor chip 140, i.e., other than first semiconductor chip 120 as a reference, are present in a form of flip chips, second semiconductor chip 130 and third semiconductor chip 140 can be electrically connected directly to first semiconductor chip 120 at the same exposed surface of first semiconductor chip 120. Therefore, no formation of one or more through electrodes is required.
Therefore, in accordance with embodiments, since no through electrode needs to be formed, defects that may occur when a through electrode is formed can be prevented, the structure of the semiconductor chip can be simplified, and a process time can be reduced, which ensures enhanced in yield.
Example
Example
As illustrated in example
Example
As illustrated in example
Example
As illustrated in example
Example
As illustrated in example
Example
As illustrated in example
Although embodiments have been described herein, it should be understood that numerous other modifications and embodiments can be devised by those skilled in the art that will fall within the spirit and scope of the principles of this disclosure. More particularly, various variations and modifications are possible in the component parts and/or arrangements of the subject combination arrangement within the scope of the disclosure, the drawings and the appended claims. In addition to variations and modifications in the component parts and/or arrangements, alternative uses will also be apparent to those skilled in the art.
Number | Date | Country | Kind |
---|---|---|---|
10-2008-0137599 | Dec 2008 | KR | national |