The present invention relates to semiconductor devices in general and more specifically to a semiconductor package including an attached lead frame and method for making the same.
Semiconductor manufacturers are constantly striving to make the overall size of semiconductor devices smaller. Recent advances in semiconductor packaging to accommodate this necessity of minimizing the overall package size, indicate a migration from wire bond, where the chip or die is interconnected to the package only on the periphery of the die, to tape automated bonding (TAB), where leads are bonded to a set of bonding pads formed on a semiconductor die, and flip-chip soldering, where the die is interconnected to the package using the entire die area.
One attempt to reduce overall package size is through the use of TAB leads, or posts, formed from a very thin conductor that is laminated to a film carrier rather than from a stamped or etched metal frame. TAB leads can be made much smaller, resulting in smaller semiconductor devices. In a semiconductor device, TAB leads are bonded to a set of bonding pads formed on a semiconductor die through an intermediate means, such as bumps, pads, or balls, in order to provide electrical connection to various circuits on the die. TAB assembly is generally limited to interconnection of perimeter I/O arrays, thus limiting the IC design flexibility.
Flip-chip bonding is another process used to reduce overall chip size. In one type of flip-chip assembly, a semiconductor die is attached to a standard lead frame by means of solder, in the form of bumps, pads, or balls, commonly referred to as “C4” bumps. Conventional controlled collapse chip collect (C4) bumps are uniform circular bumps for standard lead frame or TAB lead attachment, typically formed of gold by either electroplating or by forming ball bumps from a standing wire bonding tool. In the bump electroplating process, a surface of the die having the bonding pads located thereon is initially coated with a thin layer of sputter deposited gold. A mask is formed on the thin gold layer and patterned to expose the sputtered gold layer overlying the bonding pads of the die. Exposed portions of the sputtered gold layer are then plated with gold, usually by electrodeposition, to increase the gold thickness over the bonding pad area, thereby forming a plurality of gold bumps on the die surface. After forming the bumps, the mask is removed and a chemical etch is used to remove the sputter deposited gold layer on the non-bumped portions of the die surface.
In the ball bumping process a conventional wire bonding tool is used to form bumps on bonding pads of a semiconductor die. A fine gold wire is bonded to the bonding pad and then cut or severed. In bonding the wire to the bonding pad, the wire is compressed into a ball shape. As illustrated in
Hereinafter, all conductive bump connection techniques, both formed by electroplating or ball bumping will be referred to collectively as “micro-bump bonding”. Irrespective of the type of micro-bump bonding used, and whether formed by solder bumps or through electroplating fabrication, there is a problem with delamination and thus the interfacial adhesion strength between the bump bonds and the lead posts, being either standard lead posts or TAB posts, of the lead frame. It is difficult to ensure that the ball bumps formed on the semiconductor die bonding pads will successfully fuse to the lead frame lead posts and the resultant mechanical strength of the fusion.
Therefore, a need exists for an improved semiconductor device, and more specifically for a semiconductor device having one of standard lead posts or TAB lead posts and a method for making the same that provides for increased adhesion strength between the bump bonds and the lead posts during the micro bump bonding process.
Accordingly, it is an object of the present invention to provide a semiconductor package including increased bond strength between the lead posts of the lead frame and the semiconductor die.
It is another object of the present invention to provide a robust semiconductor package having increased mechanical bond strength in flip chip semiconductor package fabrication.
It is yet another object of the present invention to provide a robust semiconductor package having increased mechanical bond strength in TAB lead semiconductor package fabrication.
It is still another object of the present invention to provide a method of fabricating a semiconductor package including increased bond strength between the lead posts of the lead frame and the semiconductor die.
The following detailed description of a preferred embodiment of the invention will be better understood when read in conjunction with the appended drawings. The present invention is illustrated by way of example and not limited by the accompanying figures, in which like references indicate similar elements.
The detailed description set forth below in connection with the appended drawings is intended as a description of the presently preferred embodiments of the invention, and is not intended to represent the only form in which the present invention may be practiced. It is to be understood that the same or equivalent functions may be accomplished by different embodiments that are intended to be encompassed within the spirit and scope of the invention.
To achieve the objects and advantages discussed above and others, the present invention is a semiconductor device having lead posts that facilitate lead bonding. The device comprises a semiconductor die having a plurality of bonding pads and a plurality of bumps, each bump being formed on a respective one of the plurality of bonding pads. The device also has a plurality of lead posts, each lead posts being bonded to a respective one of the plurality of bumps and having an opening formed therethrough which accommodates a portion of the respective one of the plurality of bumps in order to facilitate lead bonding. The device further includes a rivet formed by coining the portions of the bumps that protrude through the lead posts openings and thereby riveting the lead posts with the bumps, or by heating the bumps to reflow solder through the openings, thereby wetting the lead posts, such that upon cooling provides for riveting of the lead posts.
Typically C4 bumps on lead frame packages have relatively low adhesion strength between the two contacting surfaces and are therefore prone to delamination. The adhesion strength between a semiconductor die and lead frame directly affects the reliability of the device. Accordingly, by providing for a better bond, the interfacial adhesion strength between C4 bumps and lead posts of the lead frames is increased. The present invention provides for increased strength between the C4 bumps and the lead posts of the lead frame by providing a means for securely fastening the lead posts to the semiconductor die. The invention will most commonly be employed in devices in which bump bonds are used, but may also be implemented in devices that use plated bumps.
Illustrated in cross-sectional view in
Referring now to
The lead post 44 in this particular example is illustrated as being a conventional lead frame lead having the opening 46 defined therethrough, but it should be understood that anticipated by this disclosure is the use of TAB leads having a similar opening defined therethrough. TAB leads are typically formed as a composite of various conductive and insulating layers that are laminated together. It should additionally be understood that the lead bonding in this disclosure is accomplished using any of the known bonding techniques including, but not limited to, thermosonic, thermo-compression, ultrasonic, laser, or reflow bonding techniques (as described herein).
The base portion 40 of the bump 38 is adjoined to the tail portion 42 and is adjacent the bonding pad 34. Since the opening 46 is used to facilitate bonding, it is formed near the lead tip. The opening 46 may be formed anywhere within the lead post that overlies the semiconductor die 32. The fabrication of a lead post having an opening formed therein is best described in U.S. Pat. No. 5,132,772, entitled “SEMICONDUCTOR DEVICE HAVING TAPE AUTOMATED BONDING LEADS WHICH FACILITATE LEAD BONDING”, and incorporated herein by this reference. It should be understood that in this particular invention, irrespective of the type of lead used, an opening is formed therethrough to facilitate bonding. When the lead post 44 is bonded to the bump 38, the combination of the opening 46 and the tail portion 42 guides the lead post 44 to a proper, centered location over the bump 38.
Referring now to
Referring now to
Referring now to
Formed on the bonding pad 34′ is a ball bump 38′, which is most often made of gold or a gold alloy. As described earlier, the ball bump 38′ is formed on the bonding pad 34′ by compressively bonding a fine gold or gold alloy wire to the pad 34′ and breaking the wire at a predetermined distance away from the pad 34′. Alternatively, the ball bump 38′ is formed by plating, as is known in the art. In this particular embodiment, the ball bump 38′ is flattened or coined prior to lead bonding, although this is not a required step. A lead post 44′ is formed having an opening 46′ formed therethrough. The lead post 44′ preferably has gold plating on at least a portion of the lead post 44′ that comes in contact with the ball bump 38′. The positioning of the lead post 44′ relative to an uppermost portion of the ball bump 38′ is shown. The opening 46′ provides for proper alignment of the lead post 44′ relative to the semiconductor die 32′.
Referring now to
The lead post 44′ in this particular example is illustrated as being a conventional lead frame lead having the opening 46′ defined therethrough, as previously disclosed with respect to the first embodiment. It is to be understood that anticipated by this disclosure is the use of TAB leads having a similar opening defined therethrough.
Referring now to
As disclosed, this invention comprises a typical flip chip die with C4 bumps, and a metal lead frame with plated thru hole lead posts. The C4 bumps can either be high temperature or low temperature bumps dependent upon application. The lead frame is disclosed as being either a conventional lead frames, such as a QFN or QFP type, or a lead frame having TAP leads formed. Unlike conventional lead frames, the lead posts as disclosed herein are required to have an opening formed therethrough to allow for the formation of the inventive rivet.
As is evident from the foregoing discussion, the present invention provides for a semiconductor device having lead posts secured by rivets, and a method for making the same, which has benefits over existing devices and processes. As an example, the present invention increases the bond strength between the semiconductor die and the lead frame. In addition, the occurrence of delamination is greatly decreased due to the rivet formation. The riveting of the lead posts of the present invention is not available with either existing ball bumping or plated bumping techniques used to bonding conventional or TAB lead posts.
Thus it is apparent that there has been provided, in accordance with the invention, a semiconductor device having lead posts secured by rivets which facilitate lead bonding and a method for making the same that fully meets the advantages set forth previously. Although the invention has been described and illustrated with reference to specific embodiments thereof, it is not intended that the invention be limited to these illustrative embodiments. Those skilled in the art will recognize that modifications and variations can be made without departing from the spirit of the invention. For example, bump material is not limited to gold but may be any conductive material used in the art to form bumps for lead bonding. Likewise, the semiconductor device of the present invention is not limited to having one bump per semiconductor die bonding pad. As is commonly done in the industry, two or more bumps may be formed on an individual bonding pad. As addressed earlier, the present invention is not limited by the shape of a bump or lead. Nor is the device configuration limited to flip chip package design. It is also important to note that the present invention is not limited in any way to specific bump formation or bonding techniques. Any bumping techniques or lead bonding techniques known in the art may be used in accordance with the present invention. Furthermore, the present invention is not limited to those types of semiconductor die described or illustrated herein. Therefore, it is intended that this invention encompass all such variations and modifications as fall within the scope of the appended claims.