1. Technical Field
This disclosure is related to the manufacture of semiconductor devices, and in particular, the manufacture of flip-chip structures on semiconductor wafers.
2. Description of the Related Art
Semiconductor devices are packaged in a large variety of structures. A configuration that is used with increasing frequency in semiconductor packaging is the flip-chip. This term refers to a process and structure in which electrical contacts, e.g., solder balls, are placed on a semiconductor die in contact with contact pads of the die, forming a ball grid array (BGA) on the face of the die. The die is then placed active-side down on a carrier substrate with the solder balls in contact with “landing pads” of the substrate. Finally, in a reflow step, the solder balls are heated until they melt and form a solder joint between the contact pads of the die and the landing pads of the substrate. Such an arrangement can be used, for example, to bond a semiconductor chip directly to a circuit board, or to a chip carrier of a larger package that includes a redistribution layer and a second BGA with solder balls spaced at a coarser pitch to accommodate the spacing of landing pads on a circuit board.
In response to market pressure and technological advancement, circuit density in semiconductor devices continues to increase, resulting in tighter spacing between contact pads, and the need for finer pitch arrays, on devices that employ BGA structures. As array pitch is made finer, the solder balls must be made smaller to prevent short circuits between solder balls. This reduces the space between the semiconductor die and the substrate.
It should be noted that the coefficient of thermal expansion (CTE) of silicon is about 2.5 ppm/° C., while that of a typical package laminate base is around 17 ppm/° C. During operation, heat generated by operation of the integrated circuit in the die causes thermal expansion of the die and the substrate. Thermal mismatch between the die and the substrate results in shear stress on the solder joints of the BGA. Where larger solder balls are used, the solder joint itself can deform to a limited degree, permitting the substrate and die to expand at different rates without damage, but with smaller solder balls, the solder joints are less able to compensate, and joint failure can result. It has been found that as offset of the die from the substrate decreases, joint failure increases. However, maintaining a particular minimum offset imposes a minimum solder ball size, which in turn imposes a minimum pitch.
One solution to this problem is the formation of pillars on which smaller solder bumps are formed.
The wafer 100 is then heated until the solder balls 120 reflow and form the bumps 108, the flux serving to exclude oxygen from the solder bond. Finally, the remaining flux 118 is cleaned from the wafer 100 and an etch is performed to remove the exposed portions of the seed layer 112, leaving pillar bumps on the wafer as shown in
The process described above is useful for forming pillar bumps at pitches of greater than around 200 μm. At finer pitches, the various known methods for positioning solder balls in “ball drop” operations become less reliable. Lack of a single solder ball can render useless the entire device. At the same time, the number of contact pads that can be formed on a semiconductor die of a given size increases in inverse relation to the pitch size. Semiconductor devices can have 1-3000 contacts or more. Failure to properly position one solder ball in 10,000 could result in a rejection rate of greater than 10%.
For these reasons, at pitches that are finer than around 200 μm, solder paste is commonly used, deposited on the Cu pillars 106 in the openings 116 of
A particular problem with this approach is that the solder electroplating process is generally limited to plating a binary alloy. In other words, a plated solder can be an alloy of no more than two metals. Alloys of tin and lead are most commonly plated.
According to an embodiment, a flip chip structure formed on a semiconductor substrate is provided, including a first plurality of copper pillars positioned directly over, and in electrical contact with respective ones of a plurality of contact pads on the front face of the semiconductor substrate. A layer of molding compound is positioned on the front face of the substrate, surrounding and enclosing each of the first plurality of pillars and having a front face that is coplanar with front faces of each of the copper pillars. Each of a second plurality of copper pillars is positioned on the front face of one of the first plurality of copper pillars, and a solder bump is positioned on a front face of each of the second plurality of pillars.
According to an embodiment, pillars are formed on the front face of a semiconductor substrate by plating metal into openings defined in a layer of dry film resist positioned on the front face of the substrate. Before removing the resist, a solder ball is deposited onto the front face of each of the pillars, inside each of the openings.
According to another embodiment, a plurality of pillars is formed on the front face of a semiconductor substrate, and a layer of molding compound is deposited over the pillars and cured. The layer of molding compound is then thinned to expose front faces of each of the pillars. Contact structures are then formed on the front surface of the layer of molding compound in directly over, and in electrical contact with respective ones of the pillars. The contact structures can be solder balls, additional pillars with solder bumps on their respective front faces, contact pads with solder balls, etc.
The dry film 202 is patterned to form openings 206 over respective contact pads 105 as shown in
A layer of flux 210 is deposited in the openings 206 on the tops of the pillars 208. This can be done using a printing process or with a squeegee or doctor blade. If deposited by squeegee or doctor blade, the flux 210 will substantially fill each of the openings 206. In such a case, the flux can include a volatile solvent component that is evaporated after deposition to reduce the volume of flux in each opening.
Turning to
The wafer 200 then undergoes a reflow step in which the solder balls 212 are melted to form solder bumps 214, as shown in
The process described with reference to
While dry film resist is described in the process disclosed with reference to
During the manufacturing process of an integrated circuit on a semiconductor substrate, a series of layers of dielectric material are deposited on the substrate, with metallic traces formed between the layers. Each layer is patterned to form openings at selected locations, so that a subsequent metal layer can form a connecting via between the traces of one layer and those of the next. The metallic traces for the wiring of the integrated circuit, connecting the various parts of the circuit, and ultimately providing contact with the contact pads on the front face of the die. The die 140 of
As previously noted, silicon has a positive CTE of about 2.5 ppm/° C., while the CTE of a typical package laminate base is around 17 ppm/° C. During operation of the device of
In
Turning to
The second pillars 222 are preferably formed by plating the same metal or alloy used to form the pillars 208. Thus, there is no requirement for a seed layer or UBM, and very strong adhesion can be achieved between the pillars 208 and the second pillars 222. According to an embodiment, the height of the second pillars 222 is selected to provide sufficient space for an underfill layer between the wafer 230 and a chip carrier or other receiving substrate, as is known in the art. According to various embodiment, the second pillars 222 are about 20-40 μm in thickness. According to other embodiments, the second pillars 222 are omitted, and the bumps 224 are formed directly on the front faces of the pillars 208, or over an intervening UBM.
In operation, the shear stress and resulting torque described with reference to
Devices that are formed on semiconductor material substrates are generally formed on only one surface thereof, and actually occupy a very small part of the total thickness of the substrate. This surface is generally referred to as the active, or front surface. Likewise, for the purposes of the present disclosure and claims, the terms front and back are used to establish an orientation with reference to a semiconductor wafer or die. For example, where a structure includes a semiconductor die, reference to a front surface of some element of the structure can be understood as referring to the surface of that element that would be uppermost if the structure as a whole were oriented so that the active surface of the die was the uppermost part of the die. Of course, a back surface of an element is the surface that would be lowermost, given the same orientation of the device. Use of either term to refer to an element of such a device is not to be construed as indicating an actual physical orientation of the element, the structure, or the associated semiconductor component, and, where used in a claim, does not limit the claim except as explained above.
In describing the embodiments illustrated in the drawings, directional references, such as right, left, top, bottom, etc., are used to refer to elements or movements as they are shown in the figures. Such terms are used to simplify the description and are not to be construed as limiting the claims in any way.
Ordinal numbers, e.g., first, second, third, etc., are used according to conventional claim practice, i.e., for the purpose of clearly distinguishing between claimed elements or features thereof. The use of such numbers does not suggest any other relationship, e.g., order of operation or relative position of such elements, nor does it exclude the possible combination of the listed elements into a single structure or housing. Furthermore, ordinal numbers used in the claims have no specific correspondence to those used in the specification to refer to elements of disclosed embodiments on which those claims read.
Molding compounds are substances used to encapsulate semiconductor devices in many different packaging processes, are typically composite materials made from blends of ingredients such as, e.g., resins, hardeners, silicas, catalysts, pigments, and release agents, and are generally provided in a substantially liquid form of a selected viscosity so that they can be injected or poured. Molding compounds are available in a very wide range of formulations from different manufacturers and to meet many different criteria. Accordingly, the term molding compound is to be construed broadly to read on any such compounds.
The unit symbol “μm” is used herein to refer to a value in microns. One micron is equal to 1×10−6 meters.
The abstract of the present disclosure is provided as a brief outline of some of the principles of the invention according to one embodiment, and is not intended as a complete or definitive description of any embodiment thereof, nor should it be relied upon to define terms used in the specification or claims. The abstract does not limit the scope of the claims.
Elements of the various embodiments described above can be combined, and further modifications can be made, to provide further embodiments without deviating from the spirit and scope of the invention. All of the U.S. patents, U.S. patent application publications, U.S. patent applications, foreign patents, foreign patent applications and non-patent publications referred to in this specification are incorporated herein by reference, in their entirety. Aspects of the disclosed embodiments can be modified, if necessary, to employ concepts disclosed in other patents and patent applications, including any such incorporated herein, and other concepts that are known in the art, to provide yet further embodiments.
These and other changes can be made to the embodiments in light of the above-detailed description. In general, in the following claims, the terms used should not be construed to limit the claims to the specific embodiments disclosed in the specification, but should be construed to include all possible embodiments along with the full scope of equivalents to which such claims are entitled. Accordingly, the claims are not limited by the disclosure.
Number | Name | Date | Kind |
---|---|---|---|
4074342 | Honn et al. | Feb 1978 | A |
4603374 | Wasielewski | Jul 1986 | A |
4715115 | King et al. | Dec 1987 | A |
5222014 | Lin | Jun 1993 | A |
5309011 | Tazunoki et al. | May 1994 | A |
5355580 | Tsukada | Oct 1994 | A |
5488200 | Tsukada | Jan 1996 | A |
5936843 | Ohshima et al. | Aug 1999 | A |
6188127 | Senba et al. | Feb 2001 | B1 |
6253992 | Fjelstad | Jul 2001 | B1 |
6271469 | Ma et al. | Aug 2001 | B1 |
6344682 | Tomita | Feb 2002 | B1 |
6350668 | Chakravorty | Feb 2002 | B1 |
6680529 | Chen et al. | Jan 2004 | B2 |
6717245 | Kinsman et al. | Apr 2004 | B1 |
6815254 | Mistry et al. | Nov 2004 | B2 |
6828665 | Pu et al. | Dec 2004 | B2 |
6882054 | Jobetto | Apr 2005 | B2 |
6940169 | Jin et al. | Sep 2005 | B2 |
7045899 | Yamane et al. | May 2006 | B2 |
7064440 | Jobetto et al. | Jun 2006 | B2 |
7067911 | Lin et al. | Jun 2006 | B1 |
7122748 | Yamada | Oct 2006 | B2 |
7141873 | Aoyagi | Nov 2006 | B2 |
7192805 | Jobetto | Mar 2007 | B2 |
7193301 | Yamaguchi | Mar 2007 | B2 |
7247947 | Wakabayashi et al. | Jul 2007 | B2 |
7345361 | Mallik et al. | Mar 2008 | B2 |
7388293 | Fukase et al. | Jun 2008 | B2 |
7489032 | Jobetto | Feb 2009 | B2 |
7535509 | Takayama | May 2009 | B2 |
7642128 | Lin et al. | Jan 2010 | B1 |
7671459 | Corisis et al. | Mar 2010 | B2 |
7714453 | Khan et al. | May 2010 | B2 |
7772687 | Inoue | Aug 2010 | B2 |
7825520 | Longo et al. | Nov 2010 | B1 |
7871861 | Song et al. | Jan 2011 | B2 |
7910405 | Okada et al. | Mar 2011 | B2 |
7932613 | Child | Apr 2011 | B2 |
7989707 | Yamano et al. | Aug 2011 | B2 |
8003496 | Oh et al. | Aug 2011 | B2 |
8004074 | Mori et al. | Aug 2011 | B2 |
8004092 | Lin et al. | Aug 2011 | B2 |
8035213 | Lee et al. | Oct 2011 | B2 |
8089777 | Negishi | Jan 2012 | B2 |
8105915 | Camacho et al. | Jan 2012 | B2 |
8106495 | Kajiki | Jan 2012 | B2 |
8119454 | Jin | Feb 2012 | B2 |
8125066 | Kang | Feb 2012 | B1 |
8158888 | Shen et al. | Apr 2012 | B2 |
8159070 | Lin et al. | Apr 2012 | B2 |
8222964 | Avni et al. | Jul 2012 | B2 |
8241964 | Pagaila et al. | Aug 2012 | B2 |
8482134 | Darveaux et al. | Jul 2013 | B1 |
8610268 | Kobayashi et al. | Dec 2013 | B2 |
20010026010 | Horiuchi et al. | Oct 2001 | A1 |
20020070443 | Mu et al. | Jun 2002 | A1 |
20040033643 | Odegard et al. | Feb 2004 | A1 |
20050098891 | Wakabayashi et al. | May 2005 | A1 |
20050242422 | Klein et al. | Nov 2005 | A1 |
20060091521 | Cady et al. | May 2006 | A1 |
20060163715 | Pendse | Jul 2006 | A1 |
20060256222 | Tsai | Nov 2006 | A1 |
20070090508 | Lin et al. | Apr 2007 | A1 |
20070267743 | Mizusawa et al. | Nov 2007 | A1 |
20080017968 | Choi et al. | Jan 2008 | A1 |
20080083988 | Lin | Apr 2008 | A1 |
20090057895 | Lin et al. | Mar 2009 | A1 |
20090127688 | Lee et al. | May 2009 | A1 |
20090212412 | Yoon | Aug 2009 | A1 |
20090261466 | Pagaila et al. | Oct 2009 | A1 |
20090309224 | Lin et al. | Dec 2009 | A1 |
20100072600 | Gerber | Mar 2010 | A1 |
20100090323 | Shinoda et al. | Apr 2010 | A1 |
20100117212 | Corisis et al. | May 2010 | A1 |
20100148316 | Kim et al. | Jun 2010 | A1 |
20100244216 | Huang et al. | Sep 2010 | A1 |
20100244263 | Lin et al. | Sep 2010 | A1 |
20110024905 | Lin et al. | Feb 2011 | A1 |
20110032400 | Yang | Feb 2011 | A1 |
20110156230 | Goh | Jun 2011 | A1 |
20110156240 | Luan et al. | Jun 2011 | A1 |
20110156250 | Goh et al. | Jun 2011 | A1 |
20110157452 | Goh et al. | Jun 2011 | A1 |
20110157853 | Goh | Jun 2011 | A1 |
20110210413 | Huang et al. | Sep 2011 | A1 |
20110241055 | Urasaki et al. | Oct 2011 | A1 |
20110241192 | Ding et al. | Oct 2011 | A1 |
20110260303 | Pagaila et al. | Oct 2011 | A1 |
20110291274 | Meyer et al. | Dec 2011 | A1 |
20110316146 | Pagaila et al. | Dec 2011 | A1 |
20110316156 | Pagaila et al. | Dec 2011 | A1 |
20120049364 | Sutardja et al. | Mar 2012 | A1 |
20120299191 | Camacho | Nov 2012 | A1 |
20130037929 | Essig et al. | Feb 2013 | A1 |
20130105973 | Gan et al. | May 2013 | A1 |
20130200528 | Lin et al. | Aug 2013 | A1 |
Entry |
---|
Chua et al., “Method for Producing Vias in Fan-Out Wafers Using Dry Film and Conductive Paste, and a Corresponding Semiconductor Package,” U.S. Appl. No. 12/977,697, filed Dec. 23, 2010, 34 pages. |
Jin, “Apparatus and Method for Placing Solder Balls,” U.S. Appl. No. 13/340,275, filed Dec. 29, 2011, 31 pages. |
ASE Tech Forum, “ASE PoP (TRD PoP & MAP PoP),” The Advanced Semiconductor Engineering Group, Sep. 2007, 37 pages. |
Goh, “Fan-Out Wafer Level Package With Polymeric Layer for High Reliability,” U.S. Appl. No. 12/649,130, filed Dec. 29, 2009, 31 pages. |
Johnson, “STATS ChipPAC Expands eWLB to Reconstituted 300 mm Wafers,” Semiconductor International, published Apr. 15, 2010, downloaded Feb. 28, 2012 from http://english.ime.cas.cn/ns/es/201004/t20100429—53569.html, Microelectronice of Chinese Academy of Sciences, 2 pages. |
Number | Date | Country | |
---|---|---|---|
20130062764 A1 | Mar 2013 | US |