Semiconductor devices have become increasingly more complex. Traditionally, more logic circuits have been placed on a semiconductor device die along a two-dimensional plane of the die. More recently, more logic circuits have been placed on a semiconductor device die in a three-dimensional manner as well, via stacking.
An example semiconductor device includes a laminate layer, and an overmold layer above and in direct contact with the laminate layer. The semiconductor device includes a logic circuit-through-silicon via (TSV) layer including a logic die and TSVs. The logic circuit-TSV layer is within the overmold layer, and the TSVs are electrically exposed at a top surface of the overmold layer.
An example method includes fabricating, by a first party, a semiconductor device package. The semiconductor device package includes a laminate layer, an overmold layer above and in direct contact with the laminate layer, and a logic circuit-TSV layer having a logic die and TSVs. The logic circuit-TSV layer is within the overmold layer, and the TSVs are electrically exposed at a top surface of the overmold layer. The method includes providing the semiconductor device package, by the first party, to a second party for usage by the second party.
Another example method includes receiving, by a second party, a first semiconductor device package fabricated by a first party. The first semiconductor device package includes a laminate layer, an overmold layer above and in direct contact with the laminate layer, and a logic circuit-TSV layer having a first logic die and TSVs. The logic circuit-TSV layer is within the overmold layer, and the TSVs electrically exposed at a top surface of the overmold layer. The method includes attaching, by the second party, a second semiconductor device package to the first semiconductor device package. The second semiconductor device package includes a second logic die.
The drawings referenced herein form a part of the specification. Features shown in the drawing illustrate only some embodiments of the disclosure, and not of all embodiments of the disclosure, unless the detailed description explicitly indicates otherwise, and readers of the specification should not make implications to the contrary.
The following detailed description of exemplary embodiments of the disclosure refers to the accompanying drawings that form a part of the description. The drawings illustrate specific exemplary embodiments in which the disclosure may be practiced. The detailed description, including the drawings, describes these embodiments in sufficient detail to enable those skilled in the art to practice the disclosure. Those skilled in the art may further utilize other embodiments of the disclosure, and make logical, mechanical, and other changes without departing from the spirit or scope of the disclosure.
As noted in the background section, semiconductor devices can have increasing numbers of logic circuits by adding more logic circuits both two dimensionally as well as three dimensionally along the die. To add even more logic circuits, multiple semiconductor logic dies may be packaged within the same semiconductor device. For instance, in mobile communication device implementations, a bottom logic die may be a processor, whereas a top logic die may be memory for use by the processor.
One difficulty with packaging multiple dies within the same semiconductor device is that the entire device has to be assembled before burn-in and other testing of either the bottom or the top logic die can occur. Therefore, yield rates can suffer because a faulty bottom logic die results in the entire semiconductor device being faulty, even if the top logic die is not faulty, and vice-versa. Furthermore, the entire device has to be assembled before being provided to an end customer for usage in an electronic device like a mobile communication device.
Another difficulty is that once the semiconductor device is assembled, neither the top nor bottom logic die can be removed to substitute a different type of die. For example, a customer may offer electronic devices that have processors running at different speeds and that have memory at different capacities. The customer has to order and stock different device combinations for the assumed end purchaser take-in rates of the various combinations. However, such forecasting is notoriously difficult to precisely achieve in practice. The customer may end up having more devices with certain processor-memory combinations that necessary, and may be short on other devices with other processor-memory combinations that have proven to be more in demand.
Techniques disclosed herein alleviate these and other problems. A semiconductor through-silicon via (TSV) device package having a logic die is fabricated, and can separately undergo burn-in and other testing. The semiconductor TSV device package can then be provided to a customer, who can subsequently attach thereto another semiconductor device package having another logic die and that has also already undergone burn-in and other testing. Yield is improved, because just successfully tested semiconductor device packages are attached to just successfully tested semiconductor TSV device packages.
Furthermore, attachment can be made when it is determined what type of resulting electronic device is in demand. For instance, rather ordering and stocking various processor-memory combinations, a customer just has to order and stock the different individual processors and the different individual memory. When it is known that certain processor-memory combinations are needed, the customer can then attach the semiconductor device package including the specified memory to the semiconductor TSV device package including the specified processor.
Solder bumps 114 of the semiconductor TSV device package 102 electrically connect at least some of the TSVs 112 of the logic circuit-TSV layer 110 to the laminate layer 106. The solder bumps 114 can also electrically connect one or more of the logic circuits 111 to the laminate layer 106. That is, each solder bump 114 connects one of the TSVs 112 or one of the logic circuits 111 to the laminate layer 106. Not all TSVs 112 have to be connected to the laminate layer 106 via solder bumps 114, and similarly not all logic circuits 111 have to be connected to the laminate layer 106 via solder bumps 114.
Solder balls 116 of the semiconductor TSV device package 102, which are larger than the solder bumps 114, are at the bottom surface of the laminate layer 106. The solder balls 116 permit the semiconductor device 100 to be connected within an electronic device, such as to a logic board thereof. The overmold layer 108 may include an underfill layer 118 within which the solder bumps 114 are disposed. In another implementation, the material of the overmold layer 108 can fill the area beneath the logic-circuit TSV layer 110, such that the same material acts as both the overmold layer 108 and the underfill layer 118.
The overmold layer 108 of the semiconductor TSV device package 102 can also include a number of through-mold vias (TMVs) 120 to either or both sides of the logic circuit-TSV layer 110. The TMVs 120 are electrically exposed at the top and bottom surfaces of the overmold layer 108. If the TMVs 120 are not present, the resulting semiconductor device 100 is smaller in area, which is an advantage of the techniques disclosed herein. The TMVs 120 are electrically connected to the laminate layer 106, providing a direct electrical connection to the solder balls 116 and/or to the solder bumps 114.
In the example of
The top semiconductor device package 104 includes solder balls 132. The solder balls 132 electrically connect the top semiconductor device package 104 to the semiconductor TSV device package 102. Specifically, the solder balls 132 are attached to metallization on the top surface of the logic circuit-TSV layer 110 of the semiconductor TSV device package 102, to electrically connect the solder balls 132 and thus the top semiconductor device package 104 to the TSVs 112 and/or to the logic circuits 111. If the TMVs 120 are present within the overmold layer 108, some of the solder balls 132 are instead electrically connected to the TMVs 120. The solder balls 132 may be disposed within an underfill layer 134 between the device packages 102 and 104 (or of the top semiconductor device package 104). It is noted that such metallization may be in the form of an RDL, permitting the solder balls 132 to connect to TSVs 112 in particular that may not be directly underneath them (i.e., for routing purposes).
Fabrication of the semiconductor TSV device package in part 302 includes preparing a logic circuit-TSV layer (304). Logic circuit-TSV layer preparation can include thinning a semiconductor wafer having the logic die within which TSVs are embedded to physically expose the TSVs at the side of the wafer to which a top semiconductor device package will be subsequently mounted (306). It is noted that the logic circuits themselves remain at the other side of the wafer that will be mounted to a laminate layer. Contact pads are formed at the side the wafer that will remain exposed within the semiconductor TSV device package for subsequent connection to a top semiconductor device package (308), such that the TSVs remain electrically exposed at this side of the wafer via the contact pads, which are a form of metallization. Contact pad formation can be achieved with or without an RDL. Solder bumps are formed on the opposite side of the TSVs that will be connected to the laminate layer of the semiconductor TSV device package (310).
After the logic circuit-TSV layer has been prepared in part 304, the logic circuit-TSV layer is attached to a laminate layer (312), via the solder bumps. As part of the logic circuit-TSV layer-to-laminate layer attachment process, an underfill layer may be formed to encapsulate the solder bumps. The logic circuit-TSV layer after attachment to the laminate layer is overmolded while keeping the metallization exposed at the top surface of the overmold layer that is resultantly formed (314). TMVs may be formed within the overmold layer as well (316), such as by laser ablation. Solder balls are formed on the bottom surface of the laminate layer (318).
After the semiconductor TSV device package has been fabricated in part 302, it may undergo testing (320), such as burn-in, to verify that the logic die therewithin is fully functional prior to usage of the semiconductor TSV device package by attaching a top semiconductor package thereto. The semiconductor TSV device package is then provided to the party that will use the package in an electronic device by attaching a top semiconductor device package thereto (322). This party may be the same or a different party as that which performed part 302 and/or part 304.
A top semiconductor device package is then attached to the semiconductor TSV device package to yield a complete semiconductor device (406). The attachment process of part 406 includes electrically connecting solder balls of the top semiconductor device package to TSVs—and to TMVs if present—of the semiconductor TSV device package (408). An underfill layer may also be formed between the device packages to encapsulate these solder balls (410). It is noted that attachment of the top semiconductor device package to the semiconductor TSV device package can be performed at the same time the semiconductor TSV device package is attached to a logic board, such that the complete semiconductor device is effectively attached to the logic board at the same time. This scenario can be advantageous, so that a single reflow process can be used for both top device package-to-TSV device package joinder and TSV device package-to-logic board joinder.
It is noted that prior to the top semiconductor device package being attached to the semiconductor TSV device package, the semiconductor TSV device package may be unusable within an electronic device. This is at least because the TSVs are electrically exposed at the top surface of the semiconductor TSV device package (via physically exposed metallization such as contact pads), and further because these TSVs may have to be connected for portions of the logic die to be operable in the electronic device. Furthermore, it is noted that the semiconductor TSV device package is to have the top semiconductor device package attached thereto before the resultantly complete semiconductor device is electrically connected within an electronic device, such as to a logic board thereof.
It is finally noted that, although specific embodiments have been illustrated and described herein, it will be appreciated by those of ordinary skill in the art that any arrangement calculated to achieve the same purpose may be substituted for the specific embodiments shown. This application is thus intended to cover any adaptations or variations of embodiments of the present invention. As such and therefore, it is manifestly intended that this invention be limited only by the claims and equivalents thereof.
Number | Name | Date | Kind |
---|---|---|---|
6897125 | Morrow et al. | May 2005 | B2 |
6924551 | Rumer et al. | Aug 2005 | B2 |
7355273 | Jackson et al. | Apr 2008 | B2 |
8310058 | Lin et al. | Nov 2012 | B2 |
8405226 | Knickerbocker et al. | Mar 2013 | B2 |
8461045 | Hsu et al. | Jun 2013 | B2 |
8518741 | Lu et al. | Aug 2013 | B1 |
8691626 | Su et al. | Apr 2014 | B2 |
8698317 | Seo | Apr 2014 | B2 |
8754514 | Yu et al. | Jun 2014 | B2 |
8872351 | Moon et al. | Oct 2014 | B2 |
8884416 | Lee et al. | Nov 2014 | B2 |
9024426 | Yeom | May 2015 | B2 |
9721852 | Graf et al. | Aug 2017 | B2 |
20110210444 | Jeng | Sep 2011 | A1 |
20110272805 | Ko | Nov 2011 | A1 |
20110272814 | Wachtler | Nov 2011 | A1 |
20120098114 | Ishibashi | Apr 2012 | A1 |
20120252632 | Goeppert | Oct 2012 | A1 |
20130015554 | Lin et al. | Jan 2013 | A1 |
20130016477 | Yokoya | Jan 2013 | A1 |
20130032947 | Park et al. | Feb 2013 | A1 |
20130147043 | Gonzalez | Jun 2013 | A1 |
20130193996 | Zhao | Aug 2013 | A1 |
20140197522 | Gu | Jul 2014 | A1 |
20150206863 | Graf et al. | Jul 2015 | A1 |
20150214191 | Lee et al. | Jul 2015 | A1 |
20150357274 | Choi et al. | Dec 2015 | A1 |
Number | Date | Country |
---|---|---|
2012052611 | Apr 2012 | WO |
Entry |
---|
Non-final office action for U.S. Appl. No. 14/159,449 dated Sep. 27, 2016, 7 pp. |
Non-final office action for U.S. Appl. No. 14/159,449 dated Sep. 24, 2015, 5 pp. |
Final office action for U.S. Appl. No. 14/159,449 dated Apr. 7, 2016, 8 pp. |
Notice of allowance for U.S. Appl. No. 14/159,449 dated Feb. 3, 2017, 11 pp. |
Non-final response dated Dec. 27, 2016, in parent U.S. Appl. No. 14/159,449, to which present application claims priority. |
Corrected Notice of Allowability for U.S. Appl. No. 14/159,449 dated Jun. 29, 2017, 8 pp. |
Number | Date | Country | |
---|---|---|---|
20160035632 A1 | Feb 2016 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 14159449 | Jan 2014 | US |
Child | 14883360 | US |