Claims
- 1. A solid-state relay having a pair of output terminals for connection with a load to be controlled, said solid-state relay comprising:a control means which gives an electrical energy upon receipt of an input signal; a pair of LDMOSFETs, said LDMOSFETs having individual gates connected commonly to receive said electrical energy to be driven thereby, having individual source connected to each other, and having individual drains connected to said output terminals, respectively; at least one supporting plate of electrically conductive material mounting thereon said LDMOSFETs; each of said LDMOSFET comprising: a silicon layer of a first conductive type having top and bottom surfaces, a drain region of said the first conductive type diffused in the top surface of said silicon layer to define said drain of the LDMOSFET; a well region of a second conductive type diffused in said silicon layer in a laterally spaced relation from said drain region; a source region of the first conductive type diffused within said well region to define a channel extending between said source region and a confronting edge of said well region along the top surface of said silicon layer, said source region defining said source of the LDMOSFET; a drain electrode being placed on said drain region and electrically connected thereto; a gate electrode electrically connected to a gate layer of an electrically conductive material which is placed over said channel through a dielectric layer to define said gate; and a source electrode being placed over said source region and electrically connected thereto; wherein each of said LDMOSFET is of an SOI structure which comprises a silicon substrate, a buried oxide layer formed on said silicon substrate, and said silicon layer formed on said buried oxide layer, said silicon substrate being mounted on said supporting plate, and wherein said well region extends the full depth of said silicon layer to have a bottom abutted against said buried oxide layer, wherein said source region is configured to surround said drain region within a plane of said silicon layer, and wherein said silicon layer is formed with a peripheral zone located outwardly of said well region and isolated from said drain region by said well region, said peripheral zone and said drain region being electrically connected commonly to said supporting plate.
- 2. The solid-state relay as set forth in claim 1, wherein at least one separated land of the second conductive type is diffused in said silicon layer laterally outwardly of said well region in a spaced relation from said well region, at least one of said source electrode and said gate electrode extends over said at least one separator land in a spaced relation thereto from the corresponding one of said source and said channel to define thereat a wiring pad for connection with complementary circuit element.
- 3. The solid state relay as set forth in claim 1, wherein a land of the first conductive type is diffused within said well region to extend the full depth of said silicon layer in an electrically isolated relation from said source region, at least one of said source electrode and said gate electrode extends over said separator region in a spaced relation thereto from the corresponding one of said source and said channel to define thereat a wiring pad for connection with complementary circuit element.
- 4. A solid-state relay having a pair of output terminals for connection with a load to be controlled, said solid-state relay comprising:a control means which gives an electrical energy upon receipt of an input signal; a pair of LDMOSFETs, said LDMOSFETs having individual gates connected commonly to receive said electrical energy to be driven thereby, having individual source connected to each other, and having individual drains connected to said output terminals, respectively; at least one supporting plate of electrically conductive material mounting thereon said LDMOSFETs; each of said LDMOSFET comprising: a silicon layer of a first conductive type having top and bottom surfaces, a drain region of said the first conductive type diffused in the top surface of said silicon layer to define said drain of the LIDMOSFET; a well region of a second conductive type diffused in said silicon layer in a laterally spaced relation from said drain region; a source region of the first conductive type diffused within said well region to define a channel extending between said source region and a confronting edge of said well region along the top surface of said silicon layer, said source region defining said source of the LDMOSFET; a drain electrode being placed on said drain region and electrically connected thereto; a gate electrode electrically connected to a gate layer of an electrically conductive material which is placed over said channel through a dielectric layer to define said gate; and a source electrode being placed over said source region and electrically connected thereto; wherein each of said LDMOSFET is of an SOI structure which comprises a silicon substrate, a buried oxide layer formed on said silicon substrate, and said silicon layer formed on said buried oxide layer, said silicon substrate being mounted on said supporting plate, and wherein said well region extends the full depth of said silicon layer to have a bottom abutted against said buried oxide layer, wherein said source region is configured to surround said drain region within a plane of said silicon layer, and wherein a separator ring of a dielectric material surrounds closely said well region, said separator ring being formed in said silicon layer to isolate said well region from a peripheral zone of said silicon layer, said peripheral zone and said drain region being electrically connected commonly to said supporting plate.
- 5. The solid-state relay as set forth in claim 4, wherein at least one of said source electrode and said gate electrode extends laterally over said upper portion of said separator ring from above said well region.
- 6. A solid-state relay having a pair of output terminals for connection with a load to be controlled, said solid-state relay comprising:a control means which gives an electrical energy upon receipt of an input signal; a pair of LDMOSFETs, said LDMOSFETs having individual gates connected commonly to receive said electrical energy to be driven thereby, having individual source connected to each other, and having individual drains connected to said output terminals, respectively; at least one supporting plate of electrically conductive material mounting thereon said LDMOSFETs; each of said LDMOSFET comprising: a silicon layer of a first conductive type having top and bottom surfaces, a drain region of said the first conductive type diffused in the top surface of said silicon layer to define said drain of the LDMOSFET; a well region of a second conductive type diffused in said silicon layer in a laterally spaced relation from said drain region; a source region of the first conductive type diffused within said well region to define a channel extending between said source region and a confronting edge of said well region along the top surface of said silicon layer, said source region defining said source of the LDMOSFET; a drain electrode being placed on said drain region and electrically connected thereto; a gate electrode electrically connected to a gate layer of an electrically conductive material which is placed over said channel through a dielectric layer to define said gate; and a source electrode being placed over said source region and electrically connected thereto; wherein each of said LDMOSFET is of an SOI structure which comprises a silicon substrate, a buried oxide layer formed on said silicon substrate, and said silicon layer formed on said buried oxide layer, said silicon substrate being mounted on said supporting plate, and wherein said well region extends the full depth of said silicon layer to have a bottom abutted against said buried oxide layer; wherein said drain region is configured to surround said well region within a plane of said silicon layer, and wherein a dielectric separator ring surrounds closely said drain region, said separator ring being formed in said silicon layer to isolate said drain region from a peripheral zone of said silicon layer, said peripheral zone and said source region being electrically connected commonly to said supporting plate.
Priority Claims (4)
Number |
Date |
Country |
Kind |
P09-174306 |
Jun 1997 |
JP |
|
P09-314029 |
Nov 1997 |
JP |
|
P09-314036 |
Nov 1997 |
JP |
|
P09-352576 |
Dec 1997 |
JP |
|
Parent Case Info
This is a Division of application Ser. No. 09/105,464 filed Jun. 26, 1998, now U.S. Pat. No. 6,211,551. The disclosure of the prior application(s) is hereby incorporated by reference herein in its entirety.
US Referenced Citations (9)
Foreign Referenced Citations (6)
Number |
Date |
Country |
40 42 334 |
Sep 1991 |
DE |
41 29 835 |
Mar 1993 |
DE |
2 243 485 |
Oct 1991 |
GB |
63-278375 |
Nov 1988 |
JP |
07211911 |
Aug 1995 |
JP |
9-312392 |
Dec 1997 |
JP |
Non-Patent Literature Citations (2)
Entry |
Ying-Keung Leung et al., “Self-Heating Effect in Lateral DMOS on SOI” Proceedings of the 1995 International Symposium on Power Semiconductor Devices and ICS, May 23, 1995, pp 136-140 (XP-002141828). |
A.K. Paul et al., “High Voltage LDMOS Transistors in Sub-Micron SOI Films” IEEE, 1996, pp 89-92 (XP-000598404). |