Claims
- 1-59. (Canceled)
- 60. A process for interconnecting at least three substrates comprising the steps of:
forming a first conductive pad on a top surface of a first substrate, a second conductive pad on a bottom surface of a second substrate, a third conductive pad on a top surface of the second substrate and a fourth conductive pad on a bottom surface of a third substrate; forming a first solder bump on at least one of the first and second conductive pads and a second solder bump on at least one of the third and fourth conductive pads by reflowing solder paste; positioning a first adhesive film between the top surface of the first substrate and the bottom surface of the second substrate and a second adhesive film between the top surface of the second substrate and the bottom surface of the third substrate, the first adhesive film having an aperture substantially located between the first and second conductive pads and the second adhesive film having an aperture substantially located between the third and fourth conductive pads; pressing the first and second substrates together to adhere at least a portion of the top surface of the first substrate to at least a portion of the bottom surface of the second substrate and where the first solder bump occupies at least a portion of the aperture in the first adhesive film; pressing the second and third substrates together to adhere at least a portion of the top surface of the second substrate to at least a portion of the bottom surface of the third substrate and where the second solder bump occupies at least a portion of the aperture in the second adhesive film; reflowing the first solder bump to form at least part of a first solder segment providing an electrical connection between the first and second conductive pads; and reflowing the second solder bump to form at least part of a second solder segment providing an electrical connection between the third and fourth conductive pads.
- 61. The process as in claim 60, further comprising applying solder resist material to a portion of at least one of the first, second, third and fourth conductive pads to prevent a flow of solder over the portion.
- 62. The process as in claim 61, wherein forming at least one of the first and second solder bumps includes:
applying solder paste to the portion of a corresponding conductive pad without the solder resist material; and reflowing the solder paste to form a solder bump on the portion of the corresponding conductive pad.
- 63. The process as in claim 60, further comprising the step of applying an insulative layer over at least a portion of the top surface and first conductive pad of the first substrate, the insulative layer including an aperture over a portion of the first conductive pad.
- 64. The process as in claim 63, wherein the aperture in the first adhesive film is substantially coaxial with the aperture in the insulative layer.
- 65. The process as in claim 63, wherein the step of forming the first solder bump includes applying solder paste to a portion of the first conductive pad exposed by the aperture in the insulative layer.
- 66. The process as in claim 60, wherein the solder paste comprises one of a group consisting of: Sn63:Pb37, Sn62:Pb36:Ag2, Sn60:Pb40, Sn96.4:Ag3.2:Cu0.4, Sn95.5:Ag3.8:Cu0.7, and Sn96.5:Ag3.5 solder pastes.
- 67. The process as in claim 60, wherein at least one of the first and second adhesive films comprises B-stage adhesive.
- 68. A multilayer package comprising:
a first substrate including:
a first conductive pad and a first conductive layer disposed in the first substrate; and a first via extending through at least a portion of the first substrate and providing an electrical connection between the first conductive pad and the first conductive layer; a second substrate including:
a second pad and a second conductive layer disposed in the second substrate; and a second via extending through at least a portion of the second substrate and providing an electrical connection between the second conductive pad and the second conductive layer; a third substrate including:
a third conductive pad and a third conductive layer disposed in the third substrate; a third via extending through at least a portion of the third substrate and providing an electrical connection between the third conductive pad and the third conductive layer; a fourth conductive pad and a fourth conductive layer disposed in the third substrate; and a fourth via extending through at least a portion of the third substrate and providing an electrical connection between the fourth conductive pad and the fourth conductive layer; a first adhesive film disposed between the first substrate and the third substrate and having an aperture located at least in part between the first and third conductive pads, the first adhesive film mechanically bonding the first substrate and the third substrate; a first solder segment occupying at least a substantial portion of the aperture in the first adhesive film and providing an electrical connection between the first conductive pad and the third conductive pad, the first solder segment being formed at least in part by a reflow of solder paste applied to at least one of the first conductive pad and third conductive pad; a second adhesive film disposed between the second substrate and the third substrate and having an aperture located at least in part between the second and fourth conductive pads, the second adhesive film mechanically bonding the second substrate and the third substrate; a second solder segment occupying at least a substantial portion of the aperture in the second adhesive film and providing an electrical connection between the second conductive pad and the fourth conductive pad, the second solder segment being formed at least in part by a reflow of solder paste applied to at least one of the second conductive pad and fourth conductive pad.
- 69. The multilayer package as in claim 68, wherein at least one of the first, second and third substrates further comprises solder resist material applied to a portion of a surface of a respective conductive pad.
- 70. The multilayer package as in claim 69, wherein at least one of the first and second solder segments is formed at least in part from a reflow of solder paste applied to a portion of the respective conductive pad without the solder resist material.
- 71. The multilayer package as in claim 68, wherein at least one of the first, second, third and fourth vias includes a dielectric material.
- 72. The multilayer package as in claim 68, wherein the solder paste comprises one of a group consisting of: Sn63:Pb37, Sn62:Pb36:Ag2, Sn60:Pb40, Sn96.4:Ag3.2:Cu0.4, Sn95.5:Ag3.8:Cu0.7, and Sn96.5:Ag3.5 solder pastes.
- 73. The multilayer package as in claim 68, wherein at least one of the first and second adhesive films comprises B-stage adhesive.
- 74. The multilayer package as in claim 68, wherein at least one of the first, second and third substrates is a high-layer-count (HLC) substrate.
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] This application is a Divisional of U.S. patent application Ser. No. 10/387,871 (Attorney Docket No. 63177.000003) entitled “Process for Manufacturing Laminated High Layer Count Printed Circuit Boards,” filed Mar. 14, 2003, which claims the benefit of U.S. Provisional Application No. 60/363,935 entitled “Large Layer Count Lamination PWB Fabrication Technology,” filed Mar. 14, 2002.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60363935 |
Mar 2002 |
US |
Divisions (1)
|
Number |
Date |
Country |
Parent |
10387871 |
Mar 2003 |
US |
Child |
10828178 |
Apr 2004 |
US |