1. Field of the Invention
The invention relates to a wafer-level package comprising a printing technique for a small sized IC (integrated circuit) such as a RFID (radio frequency identification) IC, an LED (light emitting diode) IC, a diode IC and the like, which has just a few pins. The wafer-level package is further fabricated into a SMT (surface mounting technology) component after grinding and cutting, and can be then assembled on an antenna or a substrate with SMT.
2. Description of the Related Art
In a conventional chip scale package (CSP), production capability and yield of small sized ICs (integrated circuits) are not high. Each wafer is used to manufacture many chips. The chips are then used to fabricate small sized ICs (integrated circuits) such as an RFID (radio frequency identification) IC, an LED (light emitting diode) IC, a diode IC and the like with a few pins. Since the chips are packaged individually, packaging the chips on a wafer with, for example, 30K chips requires a lot of time. On the other hand, a wafer-level package fabricates the ICs on a wafer as a compete IC rather than individual chips, and cuts the wafers into complete packaged ICs. The production efficiency of the wafer-level package for small IC chips is very high. Because a production unit is based on wafers, the general wafer-level package uses equipment similar to equipment used in semiconductor manufacturing, for example, the semiconductor manufacturing processes of metal sputtering, photo etching, polymer coating, solder ball application and the like. Since the wafer-level package is accomplished on wafers, the manufacturing cost for the wafer-level ICs is very high because the investment cost for the manufacturing equipment is very expensive.
For typical small-sized ICs such as RFID or LED ICs, packaging and assembly efficiency is a crucial factor in the determination of product cost. With reference to
A number of sequential processes are involved in fabricating and packaging single chip products. First, process of
A flip chip packaging method is used to fabricate thin small products, such as IC cards and RFIDs. A metal bump is formed on the wafer. Then the flip chip method is used to attach the IC to a module or directly connect the IC to an antenna or mount the IC on a substrate after wafer grinding and cutting to form a semi-finished wafer-level package.
A number of sequential processes are involved in fabricating thin small products. First, process of
However, this fabrication method only can be used for flip chip assembly products and cannot be used for SMD products. Problems with flip chip processes are also low production efficiency and high equipment cost that cause a high product unit price, so this method is not used by many manufacturers.
An objective of the present invention is to provide a wafer-level package and an IC module assembly method for the wafer-level package.
According to the objective of the present invention, the wafer-level package makes use of features of the IC module of a small sized IC with few pins to apply an inexpensive wafer-level package method, and then to grind and cut a wafer into a SMD (surface mount device) product. The SMD product can be effectively manufactured and connected to an antenna or mounted on a substrate with mass production.
With the wafer-level package and the IC module assembly method for the wafer-level package in accordance with the present invention, designed products can be accomplished by simple techniques at low cost.
The method comprises:
1. forming a metal bump on a wafer;
2. applying a high polymer resin coating;
3. grinding a surface of the resin;
4. printing endpoint;
5. grinding and cutting; and
6. bonding the chips to an antenna or a substrate with SMT (surface mounting technology).
The invention fabricates and assembles a wafer-level package with a method using a printing technique to fabricate a small sized IC (integrated circuit) such as a RFID (radio frequency identification) IC, an LED (light emitting diode) IC, a diode IC and the like with few pins. A wafer is fabricated into an SMT (surface mounting technology) component product by grinding and cutting, and then assembly onto an antenna or a substrate with SMT.
With reference to
With reference to
With reference to
With reference to
With reference to
With reference to
With reference to
With reference to
The wafer-level package and the IC module assembly method for the wafer-level package make use of features of the IC module of a small sized IC with a few pins to apply an inexpensive wafer-level package method, then grind and dice a wafer into an SMD (surface mount device) product. The SMD product can be effectively manufactured and mounted on an antenna or substrate with mass production.
The present invention can be used to manufacture high quality chips of low cost with mass production to significantly reduce cost and maintain high quality of the products.
Even though numerous characteristics and advantages of the present invention have been set forth in the foregoing description, together with details of the structure and features of the invention, the disclosure is illustrative only. Changes may be made in the details, especially in matters of shape, size, and arrangement of parts within the principles of the invention to the full extent indicated by the broad general meaning of the terms in which the appended claims are expressed.
Number | Name | Date | Kind |
---|---|---|---|
5703755 | Flesher et al. | Dec 1997 | A |
5925934 | Lim | Jul 1999 | A |
6291270 | Saito | Sep 2001 | B1 |
6506681 | Grigg et al. | Jan 2003 | B2 |
6579748 | Okuno et al. | Jun 2003 | B1 |
6649445 | Qi et al. | Nov 2003 | B1 |
6653731 | Kato et al. | Nov 2003 | B2 |
6900532 | Kelkar et al. | May 2005 | B1 |
6905946 | Grigg et al. | Jun 2005 | B2 |
6908784 | Farnworth et al. | Jun 2005 | B1 |
6949834 | Connell et al. | Sep 2005 | B2 |
6965160 | Cobbley et al. | Nov 2005 | B2 |
6995041 | Connell et al. | Feb 2006 | B2 |
7002245 | Huang et al. | Feb 2006 | B2 |
7019406 | Huang et al. | Mar 2006 | B2 |
20020041039 | Bai | Apr 2002 | A1 |
20040121563 | Farnworth et al. | Jun 2004 | A1 |
20050001785 | Ferguson et al. | Jan 2005 | A1 |
20050258537 | Huang et al. | Nov 2005 | A1 |
20060027936 | Mizukoshi et al. | Feb 2006 | A1 |
20060030071 | Mizukoshi et al. | Feb 2006 | A1 |
20060030081 | Connell et al. | Feb 2006 | A1 |
20060134901 | Chaware et al. | Jun 2006 | A1 |
20070020815 | Chaware et al. | Jan 2007 | A1 |
20070152325 | Dani et al. | Jul 2007 | A1 |
Number | Date | Country | |
---|---|---|---|
20070048901 A1 | Mar 2007 | US |