M.Gdula, et al., “A 36-Chip Multiprocessor Multichip Module With The General Electric High Density Interconnect Technology” IEEE, V.91, pp. 727-730, 1991. |
H. Linde, et al., “Wet Silicon Etching With Aqueous Amine Gallates” Jrl. Electrochemical Soc., V.139, #4. pp. 1170-1174, Apr. 1992. |
Marketing Materials, “High Density Multichip Interconnect-Reliability Data” Hughes Microelectronic Circuits Division, A Subsidiary of GM Hughes Electronics, Newport Beach, CA 3 pp., post 1992. |
R.J. Wojnarowski, et al. “Three Dimensional Hybrid Wafer Scale Integration Using the GE High Density Interconnect Technology” IEEE Confedrence on Wafer Scale Integration, Ses. 7, WSI Tech. 1-p308-316 1993. |
M. Despont, et al. “New Design of Micromachined Capacitive Force Sensor” Jrl. of Micromechanics & Micrengineering V 3, #4, pp. 239-242, Dec. 1993. |
D. Sander, et al., “Fabricationof Metallic Microstructures by Electroplating Using Deep-Etched Silicon Molds Molds” IEE, Jrl. of Microelectromechanical Systems, V.4 #2, pp. 81-86, Jun. 1995. |
J. Talghader, et al., “Integration of Fluidically Self-Assembled Optoelectronic Devices Using a Silicon-Based Process” IEEE Photonics Technology Letters, vol. 7, No. 11, Nov. 1995. |
J.P. Krusius, et al., “Tiled Silicon Report”, pp.1-18, shows 040996. |
J.J. Talghader, et al., “Integration of Fluidically Self-Assembled Optoelectronic Devices Using A Silicon-Based Process”, IEEE Photonics Technology Letters, vol. 7, No. 11, 11/95. |
George et al., “Packaging Alternatives to Large Silicon Chips: Tiled Silicon on MCM & PWB Substrates”, IEEE Transitions on Components, Packaging and Manufacturing, Technology—Part B, vol. 19, No. 4, Nov. 1996, pp. 699-708. |