To obtain the maximum function and efficiency from the minimum package, various types of increased density packages have been developed. Among these various types of packages is the multiple-die semiconductor chip package, commonly referred to as a multi-chip module, multi-chip package or stacked chip package. A multi-chip package includes one or more integrated circuit semiconductor chips, often referred to as circuit die, stacked one onto another to provide the advantages of light weight, high density, and enhanced electrical performance. To stack the semiconductor chips, each chip can be lifted by a chip-bonding tool, which is usually mounted at the end of a pick-and-place device, and mounted onto the substrate or onto a semiconductor chip mounted previously.
In some circumstances, such as when the upper die is smaller than the lower die, the upper die can be attached directly to the lower die without the use of spacers. However, when spacers are needed between the upper and lower die, spacer die, that is die without circuitry, can be used between the upper and lower die. In addition, adhesives containing spacer elements, typically micro spheres, are often used to properly separate the upper and lower die. See U.S. Pat. Nos. 5,323,060; 6,333,562; 6,340,846; 6,388,313; 6,472,758; 6,569,709; 6,593,662; 6,441,496; and U.S. patent publication number US 2003/0178710.
After the chip mounting process, bonding pads of the chips are connected to bonding pads of the substrate with Au or Al wires during a wire bonding process to create an array of semiconductor chip devices. Finally, the semiconductor chips and their associated wires connected to the substrate are encapsulated, typically using an epoxy-molding compound, to create an array of encapsulated semiconductor devices. The molding compound protects the semiconductor devices from the external environment, such as physical shock and humidity. After encapsulation, the encapsulated devices are separated, typically by sawing, into individual semiconductor chip packages.
A first aspect of the invention is directed to an adhesive/spacer structure used to adhere first and second die to one another at a chosen separation in a multiple-die semiconductor chip package. The adhesive/spacer structure comprises a plurality of spaced-apart adhesive/spacer islands securing the first and second die to one another at a chosen separation.
A second aspect of the invention is directed to multiple-die semiconductor chip package. A first die is mounted to the substrate, the first die having a first surface bounded by a periphery and having bond pads at the first surface. Wires are bonded to and extend from the bond pads outwardly past the periphery to the substrate. A second surface of a second die is positioned opposite the first surface to define a die bonding region therebetween. A plurality of spaced-apart adhesive/spacer islands are within the die bonding region and secure the first and second die to one another at a chosen separation to create a multiple-die subassembly. The adhesive/spacer islands comprise spacer elements within an adhesive. A material encapsulates the multiple-die subassembly to create a multiple-die semiconductor chip package.
A third aspect of the invention is directed to adhesive/spacer structure used to adhere opposed surfaces of first and second die to one another at a chosen separation in a multiple-die semiconductor chip package. The first and second die define a die bonding region therebetween. The adhesive/spacer structure comprises spacer elements within an adhesive. The adhesive/spacer structure secures the first and second die to one another and occupies at most about 50% of the die bonding region.
A fourth aspect of the invention is directed to a multiple-die semiconductor chip package. A first die is mounted to a substrate, the first die having a first surface bounded by a periphery and having bond pads at the first surface. Wires are bonded to and extend from the bond pads outwardly past the periphery to the substrate. A second surface of a second die is positioned opposite the first surface to define a die bonding region therebetween. An adhesive/spacer structure within the die bonding region secures the first and second surfaces to one another at a chosen separation to create a multiple-die subassembly. The adhesive/spacer structure comprises spacer elements within an adhesive. The adhesive/spacer structure and occupies at most about 50% of the die bonding region. A material encapsulates the multiple-die subassembly to create a multiple-die semiconductor chip package.
A fifth aspect of the invention is directed to a method for adhering first and second die to one another at a chosen separation in a multiple-die semiconductor chip package. An adhesive/spacer material having spacer elements within an adhesive is selected. The adhesive/spacer material is deposited onto a first surface of a first die at a plurality of spaced-apart positions. A second surface of a second die is located opposite the first surface of the first die and in contact with the adhesive/spacer material therebetween thereby securing the first and second die to one another at a chosen separation. The selecting and depositing steps are carried out to create a plurality of spaced-apart adhesive/spacer islands following the securing step.
A sixth aspect of the invention is directed to a method for creating a multiple-die semiconductor chip package. A first die is mounted to a substrate, the first die having a first surface with bond pads at the first surface. The bond pads are connected to the substrate with wires. An adhesive/spacer material, comprising spacer elements within an adhesive, is selected. The adhesive/spacer material is deposited onto the first surface of the first die at a plurality of spaced-apart positions. A second surface of a second die is located opposite the first surface of the first die and in contact with the adhesive/spacer material therebetween thereby: defining a die bonding region between the first and second surfaces, and securing the first and second die to one another at a chosen separation to create a multiple-die subassembly. The selecting and depositing steps are carried out to create a plurality of spaced-apart adhesive/spacer islands following the securing step. The multiple-die subassembly is encapsulated to create a multiple-die semiconductor chip package.
A seventh aspect of the invention is directed to a method for adhering opposed surfaces of first and second die to one another at a chosen separation in a multiple-die semiconductor chip package. An adhesive/spacer material, having spacer elements within an adhesive, is selected. An amount of the adhesive/spacer material is chosen. The chosen amount the adhesive/spacer material is deposited onto a first surface of a first die. A second surface of a second die is located opposite at the first surface of the first die and in contact with the adhesive/spacer material therebetween thereby: defining a die bonding region between the first and second surfaces, and securing the first and second die to one another at a chosen separation. The choosing and depositing steps are carried out so that the adhesive/spacer material occupies at most about 50% of the die bonding region following the securing step.
An eighth aspect of the invention is directed to a method for creating a multiple-die semiconductor chip package. A first die, comprising a first surface with bond pads at the first surface, is mounted to a substrate. The bond pads and the substrate are connected with wires. An adhesive/spacer material having spacer elements within an adhesive is selected. The adhesive/spacer material is deposited onto a first surface of the first die at a plurality of spaced-apart positions. A second surface of a second die is located opposite at the first surface of the first die and in contact with the adhesive/spacer material therebetween thereby: defining a die bonding region between the first and second surfaces, and securing the first and second die to one another at a chosen separation to create a multiple-die subassembly. The selecting and depositing steps are carried out so that the adhesive/spacer material occupies at most about 50% of the die bonding region. The multiple-die subassembly is encapsulated to create a multiple-die semiconductor chip package, with the encapsulating material occupying a second percentage of the die bonding region.
The present invention provides several potential advantages over conventional die stacking structure, specifically silicon spacer die and conventional spacer adhesives. The number of processing steps is reduced compared to conventional packages using silicon spacer wafers. According to the present invention, material processing can be simplified, the amount of spacer material used can be reduced and package reliability and productivity can be potentially increased.
Various features and advantages of the invention will appear from the following description in which the preferred embodiments have been set forth in detail in conjunction with the accompanying drawings.
The invention will now be described in further detail by reference to the drawings, which illustrate alternative embodiments of the invention. The drawings are diagrammatic, showing features of the invention and their relation to other features and structures, and are not made to scale. For improved clarity of presentation, in the FIGs. illustrating embodiments of the invention, elements corresponding to elements shown in other drawings are not all particularly renumbered, although they are all readily identifiable in all the FIGs.
Several prior art structures and embodiments made according to the invention are discussed below. Like reference numerals refer to like elements.
Each deposit 42 of material 36, see
Spacer elements 46, prior to use, are typically spherical, ellipsoidal, cylindrical with hemispherical or ellipsoidal ends, or the like. After assembly, assuming spacer elements 46 are compressible, spacer elements 46 are compressed to some degree and have flattened areas where they contact lower and upper die 14, 18; the shape of such spacers is collectively referred to as generally ellipsoidal. For example, an initially spherical spacer element 46 having an 8 mil (200 micrometer) diameter will typically compress to a height of about 7.5 mil (188 micrometers). The height of spacers 46, which is equal to chosen separation 53, is usually at least equal to a wire loop height 43, is more usually greater than the wire loop height 43, and can be at least about 10% greater than the wire loop height 43. The wire loop height 43 of the wires 26 is defined as a height of the wires 26 extending from the bond pads 28 of first, lower die 14. If desired, the selection of the spacer elements includes selecting spacer elements so that chosen separation 53 is equal to the wire loop height 43 plus an allowance for manufacturing tolerance build-up resulting from making the wire bonds, the variance in the size and compressibility the of spacer elements 46 and other appropriate variables.
Following the deposition of deposits 42, second, upper die 18, preferably having a dielectric layer 48 at its second, lower surface 50, is secured to first, lower die 14 by deposits 42 of material 36 to create a multiple-die subassembly 51 with upper and lower die 14, 18 separated by a chosen separation 53. See
The dielectric layer 48 serves to prevent electrical shorting in the event of contact between the die 18 and the wire loops between it and the die 14 upon which it is mounted. This provides a significant advantage in manufacturing, according to the invention. Where no dielectric layer is provided on the underside of the upper die in a stack, the finished separation between the lower surface of the upper die and the upper surface of the lower die must necessarily be at least as great as the design wire loop height above the upper surface of the lower die. Because of variations in manufacture the specified separation must be made considerably greater than the design wire loop height; particularly, for example, some allowance must be made for variation in the actual heights of the loops, variation in the size of the spacer elements (particularly, variation in the height dimension of the compressed spacer elements). These allowances can result in significant addition to the separation in the finished stack and, therefore, these allowances can result significant increase in the overall thickness of the finished package. The effect is greater where a multiple die package includes more than two separated (spaced apart) stacked die.
In contrast, where the underside of the upper die in a stacked pair of die according to the invention is provided with a dielectric layer, the allowance may be considerably reduced. Although it may not be particularly desirable for the wire loops to contact the underside of the upper die (that is, to contact dielectric layer), it is not fatal to the package if contact sometimes results during manufacture and, accordingly, it is not necessary to add significantly to the separation specification or to the resulting package height.
The multiple spacer island embodiments of
Encapsulating material 54 may be a conventional material comprising a filled epoxy; filled epoxy materials typically comprise about 80-90 percent small, hard filler material, typically 5-10 micrometer glass or ceramic particles. Therefore, conventional encapsulating material 54 would not be suitable for use as adhesive 58 because the small, hard filler material could be captured between spacer element 46 and either or both of die 14, 18, resulting in damage to the die. Boundaries 58 are created between adhesive/spacer islands 52 and encapsulating material 54.
In some situations the plurality of spaced-apart adhesive/spacer islands 52, 52A may be replaced by a continuous expanses 60 of adhesive/spacer material 36 such as illustrated in
The present invention finds particular utility for use with a center bonded die 64, see
The multiple die packages illustrated by way of example in
The adhesive/spacer structures are shown in
In multiple die packages according to the invention, at least two die in the stack are separated by an adhesive/spacer structure; or, at least the lower die in the stack is separated from the substrate by a adhesive/spacer structure. All the die may be separated by spacers, at least two of them being separated by a adhesive/spacer structure; or, in some instances where one or more die is narrower than the die upon which it is stacked, no spacer may be required between those two die.
Other modification and variation can be made to the disclosed embodiments without departing from the subject of the invention as defined in the following claims. For example, although the above embodiments disclose the use of adhesive/spacer material 36 between lower and upper die 14,18, material 36 may also be used with multiple die semiconductor chip packages having, for example, four die with material 36 used between one, two or three of the pairs of adjacent die. Also, although the above described embodiments show the bump reverse bonding method for attaching wires 26 to bond pads 28, 30, the conventional forward wire bonding method can also be used.
Any and all patents, patent applications and printed publications referred to above are incorporated by reference.
Other embodiments are within the scope of the invention.
This application is a Divisional of U.S. application Ser. No 10/969,116, filed Oct. 20, 2004, which claims priority from U.S. Provisional Application No. 60/573,903, filed May 24, 2004, titled “Adhesive/spacer island structure for multiple die package”; and which also claims priority from related U.S. Provisional Application No. 60/573,956, filed May 24, 2004, titled “Multiple die package with adhesive/spacer structure and insulated die surface”. This application is related to U.S. application Ser. No. 10/969,303, filed Oct. 20, 2004.
Number | Name | Date | Kind |
---|---|---|---|
5140404 | Fogal et al. | Aug 1992 | A |
5218229 | Farnworth | Jun 1993 | A |
5222014 | Lin | Jun 1993 | A |
5229960 | De Givry | Jul 1993 | A |
5323060 | Fogal et al. | Jun 1994 | A |
5340771 | Rostoker | Aug 1994 | A |
5372883 | Shores | Dec 1994 | A |
5373189 | Massit et al. | Dec 1994 | A |
5436203 | Lin | Jul 1995 | A |
5444296 | Kaul et al. | Aug 1995 | A |
5495398 | Takiar et al. | Feb 1996 | A |
5550711 | Burns et al. | Aug 1996 | A |
5652185 | Lee | Jul 1997 | A |
5744863 | Culnane et al. | Apr 1998 | A |
5753358 | Korleski | May 1998 | A |
5776799 | Song et al. | Jul 1998 | A |
5898219 | Barrow | Apr 1999 | A |
5899705 | Akram | May 1999 | A |
5903049 | Mori | May 1999 | A |
5945733 | Corbett et al. | Aug 1999 | A |
5977640 | Bertin et al. | Nov 1999 | A |
5982633 | Jeansonne | Nov 1999 | A |
5994166 | Akram et al. | Nov 1999 | A |
6025648 | Takahashi et al. | Feb 2000 | A |
6034875 | Heim et al. | Mar 2000 | A |
6075289 | Distefano | Jun 2000 | A |
6118176 | Tao et al. | Sep 2000 | A |
6133626 | Hawke et al. | Oct 2000 | A |
6157080 | Tamaki et al. | Dec 2000 | A |
6177729 | Benenati et al. | Jan 2001 | B1 |
6201266 | Ohuchi et al. | Mar 2001 | B1 |
6201302 | Tzu | Mar 2001 | B1 |
6238946 | Ziegler | May 2001 | B1 |
6238949 | Nguyen et al. | May 2001 | B1 |
6265763 | Jao et al. | Jul 2001 | B1 |
6265766 | Moden | Jul 2001 | B1 |
6274930 | Vaiyapuri et al. | Aug 2001 | B1 |
6316838 | Ozawa et al. | Nov 2001 | B1 |
6333552 | Kakimoto et al. | Dec 2001 | B1 |
6333562 | Lin | Dec 2001 | B1 |
6340846 | LoBianco et al. | Jan 2002 | B1 |
6351028 | Akram | Feb 2002 | B1 |
6376904 | Haba et al. | Apr 2002 | B1 |
6388313 | Lee et al. | May 2002 | B1 |
6400007 | Wu et al. | Jun 2002 | B1 |
6407456 | Ball | Jun 2002 | B1 |
6413798 | Asada | Jul 2002 | B2 |
6414381 | Takeda | Jul 2002 | B1 |
6424050 | Komiyama | Jul 2002 | B1 |
6436732 | Ahmad | Aug 2002 | B2 |
6441496 | Chen et al. | Aug 2002 | B1 |
6445064 | Ishii et al. | Sep 2002 | B1 |
6462421 | Hsu et al. | Oct 2002 | B1 |
6472732 | Terui | Oct 2002 | B1 |
6472741 | Chen et al. | Oct 2002 | B1 |
6472758 | Glenn et al. | Oct 2002 | B1 |
6489676 | Taniguchi et al. | Dec 2002 | B2 |
6492726 | Quek et al. | Dec 2002 | B1 |
6501165 | Farnworth et al. | Dec 2002 | B1 |
6503821 | Farquhar et al. | Jan 2003 | B2 |
6512303 | Moden | Jan 2003 | B2 |
6538319 | Terui | Mar 2003 | B2 |
6545365 | Kondo et al. | Apr 2003 | B2 |
6545366 | Michii et al. | Apr 2003 | B2 |
6552423 | Song et al. | Apr 2003 | B2 |
6555902 | Lo et al. | Apr 2003 | B2 |
6569709 | Derderian | May 2003 | B2 |
6570249 | Liao et al. | May 2003 | B1 |
6583503 | Akram et al. | Jun 2003 | B2 |
6590281 | Wu et al. | Jul 2003 | B2 |
6593647 | Ichikawa | Jul 2003 | B2 |
6593648 | Emoto | Jul 2003 | B2 |
6593662 | Pu et al. | Jul 2003 | B1 |
6599779 | Shim et al. | Jul 2003 | B2 |
6607937 | Corisis | Aug 2003 | B1 |
6611063 | Ichinose et al. | Aug 2003 | B1 |
6620651 | He et al. | Sep 2003 | B2 |
6621169 | Kikuma et al. | Sep 2003 | B2 |
6621172 | Nakayama et al. | Sep 2003 | B2 |
6649448 | Tomihara | Nov 2003 | B2 |
6650009 | Her et al. | Nov 2003 | B2 |
6650019 | Glenn et al. | Nov 2003 | B2 |
6660560 | Chaudhuri et al. | Dec 2003 | B2 |
6667556 | Moden | Dec 2003 | B2 |
6690089 | Uchida | Feb 2004 | B2 |
6700178 | Chen et al. | Mar 2004 | B2 |
6706557 | Koopmans | Mar 2004 | B2 |
6710455 | Goller et al. | Mar 2004 | B2 |
6716676 | Chen et al. | Apr 2004 | B2 |
6734539 | Degani et al. | May 2004 | B2 |
6734552 | Combs et al. | May 2004 | B2 |
6737750 | Hoffman et al. | May 2004 | B1 |
6746894 | Fee et al. | Jun 2004 | B2 |
6747361 | Ichinose | Jun 2004 | B2 |
6753613 | Levardo et al. | Jun 2004 | B2 |
6762488 | Maeda et al. | Jul 2004 | B2 |
6777799 | Kikuma et al. | Aug 2004 | B2 |
6777819 | Huang | Aug 2004 | B2 |
6784555 | Watson | Aug 2004 | B2 |
6787915 | Uchida et al. | Sep 2004 | B2 |
6787916 | Halahan | Sep 2004 | B2 |
6794749 | Akram | Sep 2004 | B2 |
6818980 | Pedron, Jr. | Nov 2004 | B1 |
6828665 | Pu et al. | Dec 2004 | B2 |
6833287 | Hur et al. | Dec 2004 | B1 |
6835598 | Baek et al. | Dec 2004 | B2 |
6838761 | Karnezos | Jan 2005 | B2 |
6847105 | Koopmans | Jan 2005 | B2 |
6858468 | Nguyen et al. | Feb 2005 | B2 |
6864566 | Choi | Mar 2005 | B2 |
6882057 | Hsu | Apr 2005 | B2 |
6885093 | Lo et al. | Apr 2005 | B2 |
6890798 | McMahon | May 2005 | B2 |
6900528 | Mess et al. | May 2005 | B2 |
6906415 | Jiang et al. | Jun 2005 | B2 |
6906416 | Karnezos | Jun 2005 | B2 |
6919627 | Liu et al. | Jul 2005 | B2 |
6930378 | St. Amand et al. | Aug 2005 | B1 |
6930396 | Kurita et al. | Aug 2005 | B2 |
6933598 | Karnezos | Aug 2005 | B2 |
6951982 | Chye et al. | Oct 2005 | B2 |
6972481 | Karnezos | Dec 2005 | B2 |
7034387 | Karnezos | Apr 2006 | B2 |
7034388 | Yang et al. | Apr 2006 | B2 |
7045887 | Karnezos | May 2006 | B2 |
7049691 | Karnezos | May 2006 | B2 |
7053476 | Karnezos | May 2006 | B2 |
7053477 | Karnezos et al. | May 2006 | B2 |
7057269 | Karnezos | Jun 2006 | B2 |
7061088 | Karnezos | Jun 2006 | B2 |
7064426 | Karnezos | Jun 2006 | B2 |
7071568 | St. Amand et al. | Jul 2006 | B1 |
7081678 | Liu | Jul 2006 | B2 |
7101731 | Karnezos | Sep 2006 | B2 |
7247942 | Nguyen et al. | Jul 2007 | B2 |
20010048151 | Chun | Dec 2001 | A1 |
20020096755 | Fukui et al. | Jul 2002 | A1 |
20020130404 | Ushijima et al. | Sep 2002 | A1 |
20030001252 | Ku et al. | Jan 2003 | A1 |
20030038357 | Derderian | Feb 2003 | A1 |
20030038374 | Shim et al. | Feb 2003 | A1 |
20030054162 | Watson | Mar 2003 | A1 |
20030113952 | Sambasivam et al. | Jun 2003 | A1 |
20030141582 | Yang et al. | Jul 2003 | A1 |
20030153134 | Kawata et al. | Aug 2003 | A1 |
20030178710 | Kang et al. | Sep 2003 | A1 |
20040016939 | Akiba et al. | Jan 2004 | A1 |
20040026768 | Taar et al. | Feb 2004 | A1 |
20040039127 | Amou et al. | Feb 2004 | A1 |
20040061213 | Karnezos | Apr 2004 | A1 |
20040195667 | Karnezos | Oct 2004 | A1 |
20040212096 | Wang | Oct 2004 | A1 |
20050090050 | Shim et al. | Apr 2005 | A1 |
20050106779 | Bolken et al. | May 2005 | A1 |
20050224959 | Kwon et al. | Oct 2005 | A1 |
20050243268 | Nisato et al. | Nov 2005 | A1 |
20060043556 | Su et al. | Mar 2006 | A1 |
20060138631 | Tao et al. | Jun 2006 | A1 |
20060189033 | Kim | Aug 2006 | A1 |
20060197209 | Choi et al. | Sep 2006 | A1 |
Number | Date | Country |
---|---|---|
05152505 | Jun 1993 | JP |
2001223326 | Aug 2001 | JP |
2001068614 | Jul 2001 | KR |
2004085348 | Oct 2004 | KR |
Entry |
---|
Lintec Semiconductor-Related Products Web Site, “Adwill Semiconductor-Related Products”, 1 page, http://www.lintec.co.jp/e-dept/english/adwill/adwill.html, downloaded Mar. 1, 2004. |
Lintec Semiconductor-Related Products Web Site, “Products for Dicing Process”, 2 pages, http://www.lintec.co.jp/e-dept/english/adwill/diceproces.html, downloaded Mar. 1, 2004. |
Lintec Semiconductor-Related Products Web Site, “Products for back-grinding process”, 1 page, http://www.lintec.co.jp/e-dept/english/adwill/bgproces.html, Downloaded Mar. 1, 2004. |
Number | Date | Country | |
---|---|---|---|
20070015314 A1 | Jan 2007 | US |
Number | Date | Country | |
---|---|---|---|
60573903 | May 2004 | US | |
60573956 | May 2004 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 10969116 | Oct 2004 | US |
Child | 11530841 | US |