Claims
- 1. A compound semiconductor device comprising:
a substrate made of a compound semiconductor; a connecting pad which is formed directly on the substrate and is used for connecting to a bonding wire; and an activated impurity region which is formed underneath the connecting pad and prevents a depletion layer from expanding beyond the impurity region.
- 2. The compound semiconductor device of claim 1, wherein the impurity region comprises an epitaxial layer.
- 3. The compound semiconductor device of claim 1, wherein the impurity region comprises an impurity diffusion region formed by ion injection.
- 4. The compound semiconductor device of claim 1, wherein a portion of the impurity region is disposed outside an area of the substrate covered by the connecting pad.
- 5. The compound semiconductor device of claim 1, further comprising a plurality of the connecting pads, wherein a separation between two neighboring pads is less than 20 μm.
- 6. The compound semiconductor device of claim 5, wherein the separation is a minimum separation determined by a predetermined requirement for isolation.
- 7. A compound semiconductor device comprising:
a substrate made of a compound semiconductor; a connecting pad which is formed on the substrate and is used for connecting to a bonding wire; a wiring layer formed directly on the substrate; and an activated impurity region which is formed underneath the wiring layer and prevents a depletion layer from expanding beyond the impurity region.
- 8. The compound semiconductor device of claim 7, wherein the impurity region comprises an epitaxial layer.
- 9. The compound semiconductor device of claim 7, wherein the impurity region comprises an impurity diffusion region formed by ion injection.
- 10. The compound semiconductor device of claim 7, wherein a portion of the impurity region is disposed outside an area of the substrate covered by the wiring layer.
- 11. The compound semiconductor device of claim 7, wherein a separation between the connecting pad and the wiring layer is less than 20 μm.
- 12. The compound semiconductor device of claim 11, wherein the separation is a minimum separation determined by a predetermined requirement for isolation.
- 13. The compound semiconductor device of claim 7, further comprising a plurality of additional wiring layers, wherein a separation between neighboring wiring layers is less than 20 μm.
- 14. The compound semiconductor device of claim 13, wherein the separation is a minimum separation determined by a predetermined requirement for isolation.
- 15. A compound semiconductor device formed on a substrate, comprising:
a first field-effect transistor and a second field-effect transistor having two signal electrodes and a gate electrode formed on a surface of a channel layer thereof; a common input terminal connected to one of the two signal electrodes of the first field-effect transistor and one of the two signal electrodes of the second field-effect transistor; a first output terminal connected to the signal electrode of the first field-effect transistor not connected to the common input terminal; a second output terminal connected to the signal electrode of the second field-effect transistor not connected to the common input terminal; first and second control terminals connected to the gate electrodes of the first field-effect transistor and the second field-effect transistor; and an activated impurity region which is formed underneath connecting pads for the common input terminal, the first and second output terminal, and the first and second control terminal, and prevents a depletion layer from expanding beyond the impurity region, said pads being formed directly on the substrate; wherein the two control terminals are provided with control signals such that only one field-effect transistor allows conduction of electric current between the common input terminal and one of the first output terminal and second output terminal; and wherein a separation between one of the connecting pads and other component of the semiconductor device formed directly on the substrate is less than 20 μm.
- 16. The compound semiconductor device of claim 15, wherein the impurity region comprises an epitaxial layer.
- 17. The compound semiconductor device of claim 15, wherein the impurity region comprises an impurity diffusion region formed by ion injection.
- 18. The compound semiconductor device of claim 15, wherein a portion of the impurity region is disposed outside an area of the substrate covered by the connecting pad.
- 19. The compound semiconductor device of claim 15, wherein the separation is a minimum separation determined by a predetermined requirement for isolation.
- 20. The compound semiconductor device of claim 15, wherein the impurity region is a diffusion region of drain and source region of the first and second field-effect transistor.
- 21. The compound semiconductor device of claim 15, wherein the first and second field-effect transistor have the gate electrode forming a Schottky contact with the channel layer and the signal electrodes forming ohmic contacts to the channel layer.
- 22. A compound semiconductor device formed on a substrate, comprising:
a first field-effect transistor and second field-effect transistor having two signal electrodes and a gate electrode formed on a surface of a channel layer thereof; a common input terminal connected to one of the two signal electrodes of the first field-effect transistor and one of the two signal electrodes of the second field-effect transistor; a first output terminal connected to the signal electrode of the first field-effect transistor not connected to the common input terminal; a second output terminal connected to the signal electrode of the second field-effect transistor not connected to the common input terminal; first and second control terminal connected to the gate electrodes of the first field-effect transistor and the second field-effect transistor; a wiring layer directly formed on the substrate and connected to the first field-effect transistor and the second field-effect transistor, and connecting pads for the common input terminals, the first and second output terminal, and the first and second control terminals; and a impurity region which is formed underneath the wiring layer, and prevents a depletion layer from expanding beyond the impurity region; wherein the control terminals are provided with control signals such that only one field-effect transistor allows conduction of electric current between the common input terminal and one of the first output terminal and second output terminal; and wherein a separation between the wiring layer and other component of the semiconductor device formed directly on the substrate is less than 20 μm.
- 23. The compound semiconductor device of claim 22, wherein the impurity region comprises an epitaxial layer.
- 24. The compound semiconductor device of claim 22, wherein the impurity region comprises an impurity diffusion region formed by ion injection.
- 25. The compound semiconductor device of claim 22, wherein a portion of the impurity region is disposed outside an area of the substrate covered by the wiring layer.
- 26. The compound semiconductor device of claim 22, wherein the separation is a minimum separation determined by a predetermined requirement for isolation.
- 27. The compound semiconductor device of claim 22, wherein the impurity region is a diffusion region of drain and source region of the first and second field-effect transistor.
- 28. The compound semiconductor device of claim 22, wherein the first and second field-effect transistor have the gate electrode forming a Schottky contact to the channel layer and the signal electrodes forming ohmic contacts to the channel layer.
- 29. A compound semiconductor device formed on a substrate, comprising:
a first field-effect transistor and a second field-effect transistor having two signal electrodes and a gate electrode formed on a surface of a channel layer thereof; a common input terminal connected to one of the two signal electrodes of the first field-effect transistor and one of the two signal electrodes of the second field-effect transistor; a first output terminal connected to the signal electrode of the first field-effect transistor not connected to the common input terminal; a second output terminal connected to the signal electrode of the second field-effect transistor not connected to the common input terminal; first and second control terminals connected to the gate electrodes of the first field-effect transistor and the second field-effect transistor; and an activated impurity region which is formed underneath connecting pads for the common input terminal, the first and second output terminal, and the first and second control terminal, and prevents a depletion layer from expanding beyond the impurity region, said pads being formed directly on the substrate; wherein the two control terminals are provided with control signals such that only one field-effect transistor allows conduction of electric current between the common input terminal and one of the first output terminal and second output terminal; wherein a separation between one of the connecting pads and other component of the semiconductor device formed directly on the substrate is less than 20 μm; and wherein each of the first and second FET's has a gate width of no more than 700 μm and a gate length of no more than about 0.5 μm.
- 30. A compound semiconductor device formed on a substrate, comprising:
a first field-effect transistor and second field-effect transistor having two signal electrodes and a gate electrode formed on a surface of a channel layer thereof; a common input terminal connected to one of the two signal electrodes of the first field-effect transistor and one of the two signal electrodes of the second field-effect transistor; a first output terminal connected to the signal electrode of the first field-effect transistor not connected to the common input terminal; a second output terminal connected to the signal electrode of the second field-effect transistor not connected to the common input terminal; first and second control terminal connected to the gate electrodes of the first field-effect transistor and the second field-effect transistor; a wiring layer directly formed on the substrate and connected to the first field-effect transistor and the second field-effect transistor, and connecting pads for the common input terminals, the first and second output terminal, and the first and second control terminals; and a impurity region which is formed underneath the wiring layer, and prevents a depletion layer from expanding beyond the impurity region; wherein the control terminals are provided with control signals such that only one field-effect transistor allows conduction of electric current between the common input terminal and one of the first output terminal and second output terminal; wherein a separation between the wiring layer and other component of the semiconductor device formed directly on the substrate is less than 20 μm; and wherein each of the first and second FET's has a gate width of no more than 700 μm and a gate length of no more than about 0.5 μm.
- 31. A method for manufacturing a compound semiconductor device, comprising:
depositing an insulating cover comprising a silicon nitride film on a substrate; forming on the substrate a source and a drain region adjacent to a channel region and forming an impurity region underneath a connecting pad or a wiring layer; forming of a source and a drain electrode; removing the insulating cover from the impurity region; forming a gate electrode; forming the connection pad or the wiring layer; and attaching a bonding wire to the connection pad.
- 32. The method of manufacturing a compound semiconductor device of claim 31, further comprising depositing a buffer layer on the substrate having a thickness from 4000 to 8000 Å.
- 33. The method of manufacturing a compound semiconductor device of claim 32,
wherein the buffer layer is deposited as an epitaxial layer and is doped with an impurity.
- 34. The method of manufacturing a compound semiconductor of claim 32 or 33, further comprising depositing a non-doped epitaxial layer having a thickness from 700 to 1300 Å.
- 35. The method of manufacturing a compound semiconductor device of claim 34, comprising burying the gate electrode in the epitaxial layer.
- 36. The method of manufacturing a compound semiconductor device of claim 31, further comprising forming a pseudo-insulating region around the channel region and the impurity region.
Priority Claims (4)
Number |
Date |
Country |
Kind |
2000-308617 |
Oct 2000 |
JP |
|
2001-023680 |
Jan 2001 |
JP |
|
2001-182686 |
Jun 2001 |
JP |
|
2001-182687 |
Jun 2001 |
JP |
|
REFERENCE TO RELATED APPLICATION
[0001] This application is a continuation-in-part of Ser. No. 09/855,036, filed May 15, 2001, now abandoned, the entire disclosure of which is incorporated by reference as if fully set forth herein.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09973197 |
Oct 2001 |
US |
Child |
10211311 |
Aug 2002 |
US |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
09855036 |
May 2001 |
US |
Child |
10211311 |
Aug 2002 |
US |