The present invention relates to the field of interconnections between semiconductor chips and substrates, and in particular, to a copper (Cu) interconnect post for electrically connecting a semiconductor chip to a substrate and a method of fabricating the same.
Flip-chip solder-bump interconnections have been used in the manufacturing of interconnections between semiconductor chips and substrates for almost forty years. Solder-bump interconnections were introduced in 1964 in an IBM System. Solder-bump interconnections were designed to extend interconnection capabilities beyond the existing wire-bonding techniques in that unlike wire-bonding (which is a process of providing electrical connection between designated portions of a semiconductor chip and external leads of a semiconductor package using very fine bonding wires), the area array solder-bump configuration allowed the entire surface of the chip (or die) to be populated with solder bumps. The solder bumps were subsequently connected to a substrate (or printed circuit board) by a Controlled Collapse Chip Connection (C4) solder reflow process in order to have the highest possible input/output (I/O) pin count to meet the ever-increasing demand for electrical functionality and reliability in integrated circuit (IC) technology.
The C4 is essentially an evaporative bump process that provides a method for producing multichip modules for the mainframe computer market and single chip packages for high-performance computing. This evaporative process deposits solder bumps on the chip or die by selectively depositing metals through a molybdenum (Mo) shadow mask. The initial process step is an argon (Ar) sputter etch step to remove the die bond pad oxidation and to ensure low electrical contact resistance. Subsequently, the evaporation of chrome (Cr), chrome-copper (Cr—Cu), copper (Cu), gold (Au) forms the under bump metallization (UBM). The UBM acts as a hermetic seal, provides an electrically conductive diffusion barrier, and establishes a good mechanical base for the solder bump. Following the UBM layer deposition, the next step is to evaporate lead (Pb), followed by tin (Sn), to form the bulk of the bump. In the unreflowed state, the bump heights are consistent across the wafer, providing a good interface for probing or burn-in. In the final step, the bump is reflowed and in doing so, homogenizes the PbSn solder and allows the tin to form an intermetallic compound with the copper of the UBM. The homogenized PbSn solder provides the necessary adhesion between the die and the bump.
However, the C4 evaporated bump technology faces difficulties with regard to its extendibility (i.e. to have a higher bump height) when bump pitch decreases below 225 μm. At a bump pitch lower than 225 μm, the method used to fix the molybdenum mask to the wafer results in non-uniform clamping at the wafer edge and bowing of the mask across the wafer. Furthermore, if the mask is not in direct physical contact with the wafer (non-uniform contact), it is possible for metals to be deposited underneath, thereby causing leakage or shorting between bumps. As bump pitch and diameters decrease, the mask must adapt accordingly and become thinner to accommodate the finer features of the shrinking bumps. As such, the thinner mask is no longer as rigid as before, and in turn this aggravates the non-uniform contact phenomenon. Another factor affecting fine pitch capability is the significant tolerance stack-up in the manual mask-to-wafer alignment procedure. This tolerance stack-up can prevent the UBM from covering a via, causing a nonhermetic seal and potential electromigration problems.
To overcome the above-mentioned problems associated with the C4 evaporated bump technology, electroplated bump or electroplating process is currently used. One of the most significant advantages of electroplated bumping technology is that it relies on photolithographic means to define the UBM and solder bump. Photolithography, in combination with a high-performance photoresist, permits extremely small structure definition and does not limit practical minimum bump pitch.
There are two types of electroplating processes namely, High Lead Electroplating Process and Eutectic Electroplating Process. High Lead Electroplating Process is a traditional plating process for solder bump formation. It is adopted from the evaporating process and uses a Cr/Cr—Cu/Cu UBM with high lead solder (97Pb/3Sn). Eutectic Electroplating Process involves bumping with a eutectic alloy (63Sn/37Pb). A eutectic alloy is a mixture of two or more elements having a melting point lower than any of its constituents. The ratio of the constituents to obtain a eutectic alloy is identified by the eutectic point on a phase diagram. The lower melting point or reflow temperature of the eutectic alloy allows the use of organic substrates, which results in lower manufacturing costs. Further benefits arising from using a eutectic alloy on organic substrates are the requirement for lower reflow temperatures, self-alignment of the photoresist mask and easier flux removal.
However, the UBM used for high lead processes is not compatible when electroplating with the eutectic alloy. The higher level of tin in the eutectic alloy consumes the copper in the UBM. This rapidly degrades the integrity of the structure. To address this issue, the deposition of an adhesion layer of titanium/tungsten (Ti/W) on the semiconductor chip is followed by a thick, solder wettable, layer of copper, which is used for the adhesion, diffusion and bonding layers. Finally, solder is deposited over the Ti/W/Cu minibump UBM by electroplating. The thick copper layer (or copper post) is necessary since as mentioned above, tin quickly consumes copper, leaving the non-wettable adhesion layer (Ti/W) in contact with the eutectic solder alloy. This thick copper layer is sometimes called a minibump or stud.
The introduction of the copper layer or copper pillar further serves to increase the standoff height between the chip and the substrate. Keeping the chip further away from the board or substrate surface has the benefit of making it less sensitive to strains caused by the differing coefficients of thermal expansion (CTE) existing between the chip and the substrate. Accordingly, the residual stress and thermal mismatch between the chip and the substrate will be reduced.
Examples of copper pillar structures are disclosed in U.S. Pat. Nos. 6,578,754 and 5,334,804. U.S. Pat. No. 6,578,754 discloses a copper pillar technology introduced to flip chip interconnection. The structure of the U.S. Pat. No. 6,578,754 comprises a copper pillar capped with a layer of solder (solder bump). This copper pillar has a high standoff of 70-80 um and prevents alpha particle which brings about soft error rate (SER) in chip circuits. However, mechanical stress occurs on the bump and this stress is introduced by the different coefficients of thermal expansion (CTE) of the substrate and the chip. The difference in CTE eventually leads to cracks in the solder bump and electrical opens. In addition, having differing adjacent metals, such as solder and metals from the UBM or bond pads, for example, also gives rise to diffusion, which advances the formation of different intermetallic compounds (IMCs) between the solder and metal interface that degrade the mechanical stability and electrical resistance of the bump. U.S. Pat. No. 5,334,804 discloses another copper interconnection structure that connects a chip to a substrate. The copper interconnection structure has a copper post mechanically mounted to the surface of the substrate. The copper post is further covered by a layer of nickel and has a solder fillet around the junction of the interface between the copper post and the surface of the substrate. Similarly, this copper post suffers from failures within the solder layer and from failures between the solder and metal interface at the chip and/or substrate side, respectively.
The interconnection structures disclosed in U.S. Pat. Nos. 6,578,754 and 5,334,804 are made using spin on photoresist templates. Using spin on photoresist templates results in high production costs and therefore renders the manufacturing process expensive in terms of the cost per I/O pin.
Therefore, there is still a need for a copper interconnect post that is mechanically stable, less susceptible to stress and economical to fabricate.
Accordingly, the invention provides a semiconductor chip comprising at least one contact area for electrically connecting the chip to a substrate, the contact area comprising a metallic contact pad covered by a seed layer and at least one copper interconnect post having a base surface directly contacting the contact area and extending from the contact area in a direction at least substantially perpendicular thereto in a tapered manner.
In one embodiment of the invention, the copper interconnect post comprises a base fillet in direct contact with the contact area.
In another embodiment of the invention, the copper interconnect post has a top surface opposite to and at least substantially parallel with the base surface.
In a further embodiment of the invention, a layer of solder is deposited on the top surface of the copper interconnect post.
In another embodiment of the invention, a layer of one of nickel and nickel-alloy is deposited between the top surface of the copper interconnect post and the layer of solder.
The present invention also provides for a method for manufacturing a semiconductor chip with a copper interconnect post.
The method comprises:
depositing a seed layer on a surface of the semiconductor chip comprising at least one contact pad; the contact pad with the seed layer thereon defining a contact area;
applying a photosensitive dry film to a surface of the seed layer;
processing the dry film so as to expose the contact area of the semiconductor chip via a through-hole in the dry film;
filling at least a substantial portion of the through-hole with copper thereby forming a copper post, a base surface thereof being in direct contact with the contact area of the semiconductor chip; and
removing the dry film.
Another embodiment of the method comprises forming a layer of solder on a top surface of the copper post opposite to its base surface.
In another embodiment of the method, a layer of one of nickel and nickel-alloy is formed on the top surface of the copper post prior to forming the layer of solder.
In another embodiment of the method, processing the dry film comprises the steps of:
In yet another further embodiment, the seed layer is etched away after removing the dry film.
The present invention further provides for a semiconductor device including a semiconductor chip comprising at least one contact area for electrically connecting the chip to a substrate, the contact area comprising a metallic contact pad covered by a seed layer; and at least one copper interconnect post having a base surface directly contacting the contact area and extending from the contact area in a direction at least substantially perpendicular thereto in a tapered manner.
The following figures illustrate various exemplary embodiments of the present invention. However, it should be noted that the present invention is not limited to the exemplary embodiments illustrated in the following figures.
Exemplary embodiments of a semiconductor chip or die with a copper interconnect post are described in detail below with reference to the accompanying figures. In addition, the exemplary embodiments described below can be modified in various aspects without changing the essence of the invention.
To further increase the contact interface of the copper interconnect post 5 with the die 1, the copper interconnect post 5 has a fillet 9 at the base surface in direct contact with the contact area. The combination of the tapered shape with existence of a base fillet 9 in the copper interconnect post 5 gives better solder joint reliability in comparison with normal copper interconnect post or column shape.
As shown in
As shown in
After depositing the seed layer 4 on the silicon wafer 11, a layer of photosensitive dry film 10 is applied to a surface of the seed layer 4 as shown in
Referring next to
Portions of the through-hole 14 are subsequently filled with copper 5 by a process termed electroplating as shown in
After deposition of copper 5, a layer of nickel 6 is formed or deposited on the top surface of the copper post 5 by a process which includes electroplating or electroless plating as shown in
After deposition of the nickel layer 6,
When all the respective layers, namely copper 5, nickel 6 and solder 7 have been deposited above the contact area of the silicon wafer 11, the dry film 10 is being removed or stripped from the seed layer 4 as shown in
After removal of the dry film 10, the seed layer 4 is etched away leaving the interconnect structure as shown in
Dry Etching is an etching process that does not utilize any liquid chemicals or etchants to remove materials from the wafer, generating only volatile byproducts in the process. Dry etching may be accomplished by any of the following: 1) through chemical reactions that consume the material, using chemically reactive gases or plasma; 2) physical removal of the material, usually by momentum transfer; or 3) a combination of both physical removal and chemical reactions.
Wet etching on the other hand is an etching process that utilizes liquid chemicals or etchants to remove materials from the wafer, usually in specific patterns defined by photoresist masks on the wafer. Materials not covered by these masks are etched away by the chemicals while those covered by the masks are left almost intact. A simple wet etching process may just consist of dissolution of the material to be removed in a liquid solvent, without changing the chemical nature of the dissolved material. In general, however, a wet etching process involves one or more chemical reactions that consume the original reactants and produce new species. A basic wet etching process may be broken down into three (3) basic steps: 1) diffusion of the etchant to the surface for removal; 2) reaction between the etchant and the material being removed; and 3) diffusion of the reaction byproducts from the reacted surface.
After etching of the seed layer 4, the solder layer 7 is then heated to reflow the solder 7 in the case of electroplated solder to achieve the resulting spherical structure as shown in
The adhesion strength and interfacial properties of solder joints are generally determined by interfacial microstructure or intermetallic compounds. The evolution of interfacial microstructure in solder joints is governed by the diffusion path during processing and in service at the interface region from UBM or substrate. As intermetallic compounds are known to be very brittle, thicker intermetallic compounds are easily fractured.
In case of flip chip dies, to enhance the performance and function of electrical devices such as microprocessors, the number of I/O contact pads on the chip surface must be increased and correspondingly, the diameter of solder bumps needs to be decreased. As a result, the current density when passing through the contact area of a solder bump increases very rapidly and the electromigration or thermo-electromigration becomes a critical reliability issue especially for high pin and power applications as in microprocessors. As shown in Table 1 (
In summary, copper reacts more with tin than nickel, thus thicker intermetallic compounds are formed at the copper and lead-free solder (SnAgCu) interface. Thicker intermetallic compounds are known to result in lower adhesion strength and are easier cracked and broken. In addition, the high tin content in lead-free solders results in rapid consumption of copper from conventional copper UBM. The presence of a nickel layer between copper and lead-free solder (SnAgCu) gives better solder joint reliability due to reduction of intermetallic failures and higher electromigration resistance.
In order to investigate the mechanical reliability of the copper interconnect post 5 of the present invention, computer aided mechanical simulation had been carried out by Finite Elementary Method (FEM). After two-dimension (2-D) modelings were completed, temperature cycle loading ranging from −40° C. to 125° C. was applied and FEM works were carried out.
In terms of process and material cost of manufacturing the copper interconnect post 5, the state of the art involve using liquid type photoresist materials to make the plating mask, while preformed solid-type dry film 10 material is used in the present invention. The advantages of preformed dry film 10 photoresist used in the present invention over normal liquid type photoresist are for example: (a) No need for a track system for Photo Resist (PR) coating and developing process (b) Cheaper development and stripping chemicals (c) Lower maintenance costs (d) Faster productivity (Units Per Hour (UPH))—no need for coating and baking (normal process time about 2-3 min.) (e) More cost-effective for higher copper post (f) Better flatness and coating uniformity.
In addition, a cost estimate of liquid photoresist versus dry film photoresist material is reflected in the Table 2 below. Table 2 shows that there is at least 10 times lower material cost when using the preformed photosensitive dry film over the liquid photoresist. The table only reflects the material cost but there shall be more savings when process flow and equipment used are taken into consideration.
Solderability of a surface is defined by its solder wetting characteristics. Solder wetting pertains to the formation of a relatively uniform, smooth, and unbroken film of solder that exhibits excellent adherence on the soldered surface. Non-wetting, on the other hand, is the condition wherein the solder coating has contacted the surface but did not adhere completely to it, causing the surface or a part thereof to be exposed.
The aforementioned description of the various embodiments has been presented for purposes of illustration and description. It is not intended to be exhaustive or to limit the invention to the precise form disclosed, and obviously many modifications and variations are possible in light of the disclosed teaching. It is intended that the scope of the invention be defined by the claims appended hereto.
This application claims the benefit of priority of U.S. provisional application No. 60/667,413 filed Apr. 1, 2005, the contents of each being hereby incorporated by reference it its entirety for all purposes.
Number | Date | Country | |
---|---|---|---|
60667413 | Apr 2005 | US |