Claims
- 1. An integrated circuit structure comprising:at least one integrated circuit having at least one contact pad for electrically connecting thereto; an electroless barrier metal disposed over and in electrical contact with said at least one contact pad of said at least one integrated circuit, wherein said electroless barrier metal comprises a first electroless metal, said first electroless metal comprising a different material than a conductive material forming said at least one contact pad; and an electroless interconnect metal disposed above and electrically contacting said electroless barrier metal over said at least one contact pad to facilitate electrical connection to said contact pad of said at least one integrated circuit, wherein said electroless interconnect metal comprises a second electroless metal, said second electroless metal being different from said first electroless metal comprising said electroless barrier metal.
- 2. The integrated circuit structure of claim 1, wherein said integrated circuit structure comprises one of a semiconductor wafer, an integrated circuit chip module or a multichip module having said at least one integrated circuit.
- 3. The integrated circuit structure of claim 1, wherein said at least one contact pad is formed of aluminum and said electroless barrier metal comprises electroless nickel.
- 4. The integrated circuit structure of claim 3, wherein said electroless interconnect metal comprises one of electroless copper, or electroless palladium.
- 5. The integrated circuit structure of claim 3, wherein said electroless nickel completely covers an upper surface of said at least one contact pad formed of aluminum.
- 6. An integrated circuit structure comprising:at least one integrated circuit having multiple contact pads for electrically connecting thereto, wherein said multiple contact pads comprise at least one aluminum contact pad and at least one non-aluminum contact pad; an electroless barrier metal disposed over and in electrical contact with said at least one aluminum contact pad of said integrated circuit, wherein said electroless barrier metal comprises electroless nickel; and an electroless interconnect metal disposed above and electrically contacting said electroless barrier layer to facilitate electrical connection to said at least one aluminum contact pad of said integrated circuit, and disposed above and electrically contacting said at least one non-aluminum contact pad of said integrated circuit, wherein said electroless interconnect metal comprises an electroless material that is different from said electroless nickel comprising said electroless barrier metal.
- 7. The integrated circuit structure of claim 6, wherein said electroless interconnect metal comprises electroless copper.
- 8. The integrated circuit structure of claim 7, wherein said at least one non-aluminum contact pad comprises at least one of a copper contact pad, a gold contact pad, or a nickel contact pad.
CROSS-REFERENCE TO RELATED APPLICATIONS
This application contains subject matter which is related to the subject matter of the following applications, each of which is assigned to the same assignee as this application and each of which is hereby incorporated herein by reference in its entirety:
“Structure and Method for Temporarily Holding Integrated Circuit Chips in Accurate Alignment,” Ser. No. 09/501,176, co-filed herewith.
“Complaint, Solderable Input/Output Structures,” Eichelberger et al., Ser. No. 09/501,177, co-filed herewith; and
“Integrated Circuit Structures and Methods Employing a Low Modulus High Elongation Photodielectric,” Ser. No. 09/502,078, co-filed herewith.
US Referenced Citations (4)
Number |
Name |
Date |
Kind |
5646068 |
Wilson et al. |
Jul 1997 |
A |
5841193 |
Eichelberger et al. |
Nov 1998 |
A |
6111317 |
Okada et al. |
Aug 2000 |
A |
6187680 |
Costrini et al. |
Feb 2001 |
B1 |
Non-Patent Literature Citations (2)
Entry |
“EPIC CSP Assembly and Reliability Methods,” James E. Kohl et al., originally published in the Proceedings of CS198, Santa Clara, California, May 1998. |
“Low Cost Chip Scale Packaging and Interconnect Technology,” James E. Kohl, et al., originally published in the proceedings of the Surface Mount International Conference, San Jose, California, Sep. 1997. |