Embedded wire bond wires

Information

  • Patent Grant
  • 10490528
  • Patent Number
    10,490,528
  • Date Filed
    Tuesday, January 12, 2016
    8 years ago
  • Date Issued
    Tuesday, November 26, 2019
    4 years ago
Abstract
Apparatuses relating generally to a vertically integrated microelectronic package are disclosed. In an apparatus thereof, a substrate has an upper surface and a lower surface opposite the upper surface. A first microelectronic device is coupled to the upper surface of the substrate. The first microelectronic device is a passive microelectronic device. First wire bond wires are coupled to and extend away from the upper surface of the substrate. Second wire bond wires are coupled to and extend away from an upper surface of the first microelectronic device. The second wire bond wires are shorter than the first wire bond wires. A second microelectronic device is coupled to upper ends of the first wire bond wires and the second wire bond wires. The second microelectronic device is located above the first microelectronic device and at least partially overlaps the first microelectronic device.
Description
FIELD

The following description relates generally to embedded wire bond wires. More particularly, the following description relates to embedded wire bond wires interconnected to various surfaces of a package for vertical integration for multi-level interconnections.


BACKGROUND

Microelectronic assemblies generally include one or more ICs, such as for example one or more packaged dies (“chips”) or one or more dies. One or more of such ICs may be mounted on a circuit platform, such as a wafer such as in wafer-level-packaging (“WLP”), printed board (“PB”), a printed wiring board (“PWB”), a printed circuit board (“PCB”), a printed wiring assembly (“PWA”), a printed circuit assembly (“PCA”), a package substrate, an interposer, or a chip carrier. Additionally, one IC may be mounted on another IC. An interposer may be a passive or an active IC, where the latter includes one or more active devices, such as transistors for example, and the former does not include any active device but may include one or more passive devices, such as capacitors, inductors, and/or resistors. Furthermore, an interposer may be formed like a PWB, namely without any circuit elements, such as without any passive or active devices. Additionally, an interposer may include at least one through-substrate-via.


An IC may include conductive elements, such as pathways, traces, tracks, vias, contacts, pads such as contact pads and bond pads, plugs, nodes, or terminals for example, that may be used for making electrical interconnections with a circuit platform. These arrangements may facilitate electrical connections used to provide functionality of ICs. An IC may be coupled to a circuit platform by bonding, such as bonding traces or terminals, for example, of such circuit platform to bond pads or exposed ends of pins or posts or the like of an IC; or an IC may be coupled to a circuit platform by soldering. Additionally, a redistribution layer (“RDL”) may be part of an IC to facilitate a flip-chip configuration, die stacking, or more convenient or accessible position of bond pads for example.


Some passive or active microelectronic devices may be used in a System-in-Package (“SiP”) or other multi-die/component package. However, some SiPs may take up too much area for some applications. Moreover, for some low-profile applications, some SiPs may be used; however, forming a SiP for stacking using through substrate vias may be too expensive for some applications.


Accordingly, it would be desirable and useful to provide vertical integration for a SiP.


BRIEF SUMMARY

An apparatus relates generally to a vertically integrated microelectronic package. In such an apparatus, a substrate has an upper surface and a lower surface opposite the upper surface. A first microelectronic device is coupled to the upper surface of the substrate. The first microelectronic device may be an active or passive microelectronic device. First wire bond wires are coupled to and extend away from the upper surface of the substrate. Second wire bond wires are coupled to and extend away from an upper surface of the first microelectronic device. The second wire bond wires are shorter than the first wire bond wires. A second microelectronic device is coupled to upper ends of the first wire bond wires and the second wire bond wires. The second microelectronic device is located above the first microelectronic device and at least partially overlaps the first microelectronic device.


An apparatus relates generally to another vertically integrated microelectronic package. In such an apparatus, a substrate has an upper surface and a lower surface opposite the upper surface. A first microelectronic device is coupled to the upper surface of the substrate. The first microelectronic device is an active or passive microelectronic device. First wire bond wires are coupled to and extend away from the upper surface of the substrate. Second wire bond wires are coupled to and extend away from an upper surface of the first microelectronic device. A first portion of the first wire bond wires are taller than the second wire bond wires. A second microelectronic device is coupled to first upper ends of the first portion the first wire bond wires and is coupled to upper ends of the second wire bond wires. The second microelectronic device located above the first microelectronic device and at least partially overlapping the first microelectronic device. A second portion of the first wire bond wires having second upper ends thereof coupled to the upper surface of the first microelectronic device.


An apparatus relates generally to yet another vertically integrated microelectronic package. In this apparatus, a first circuit platform has an upper surface and a lower surface opposite the upper surface. A microelectronic device is coupled to the upper surface of the first circuit platform. First wire bond wires are coupled to and extend away from the upper surface of the first circuit platform. Second wire bond wires are coupled to and extend away from an upper surface of the microelectronic device. The second wire bond wires are shorter than the first wire bond wires. A second circuit platform is coupled to upper ends of the first wire bond wires and the second wire bond wires. The second circuit platform is located above the first microelectronic device and at least partially overlaps the first microelectronic device.





BRIEF DESCRIPTION OF THE DRAWING(S)

Accompanying drawing(s) show exemplary embodiment(s) in accordance with one or more aspects of exemplary apparatus(es) or method(s). However, the accompanying drawings should not be taken to limit the scope of the claims, but are for explanation and understanding only.



FIG. 1A is a block diagram of a side view depicting an exemplary conventional system-in-package (“SiP”).



FIG. 1B is a block diagram of a side view depicting another exemplary conventional SiP.



FIG. 2 is a corner top-down perspective view depicting an exemplary portion of a conventional EMI shielding.



FIGS. 3A and 3B are top views of block diagrams depicting respective exemplary SiPs with EMI shielding.



FIG. 4 is a block diagram of a cross-sectional side view depicting an exemplary SiP with EMI shielding.



FIG. 5 is a block diagram of a cross-sectional side view depicting an exemplary SiP with a conductive cover and with signal wire bond wires in an EMI shielding region under the conductive cover.



FIG. 6 is a block diagram of a cross-sectional side view depicting an exemplary SiP with EMI shielding using an upper substrate.



FIG. 7 is a block diagram of a top-down view depicting an exemplary portion of a SiP prior to addition of an upper conductive surface of a Faraday cage.



FIG. 8 is a block diagram of a top-down view depicting an exemplary portion of another SiP prior to addition of an upper conductive surface of a Faraday cage.



FIG. 9A is a block diagram of a cross-sectional side view depicting an exemplary portion of a package-on-package (“PoP”) device with EMI shielding.



FIG. 9B is a block diagram of a cross-sectional side view depicting an exemplary portion of another PoP device with EMI shielding.



FIG. 10 is a block diagram of a cross-sectional side view depicting an exemplary portion of another SiP.



FIG. 11A is a block diagram of a cross-sectional side view depicting an exemplary portion of a SiP without wire bond wire EMI shielding.



FIG. 11B is a block diagram of a cross-sectional side view depicting an exemplary portion of another SiP without wire bond wire EMI shielding.



FIGS. 12A through 12D are respective block diagrams of cross-sectional side views depicting exemplary portions of respective SiPs without wire bond wire EMI shielding.



FIGS. 13A through 13D are respective block diagrams of cross-sectional side views depicting exemplary portions of respective SiPs without wire bond wire EMI shielding and with vertically integrated microelectronic packages.



FIGS. 14A through 14D are respective block diagrams of cross-sectional side views depicting exemplary SiPs for a vertically integrated microelectronic package.



FIGS. 15A through 15D are block diagrams of side views depicting a progression formation of wire bond pads and flip-chip pads on a same substrate.





DETAILED DESCRIPTION

In the following description, numerous specific details are set forth to provide a more thorough description of the specific examples described herein. It should be apparent, however, to one skilled in the art, that one or more other examples or variations of these examples may be practiced without all the specific details given below. In other instances, well known features have not been described in detail so as not to obscure the description of the examples herein. For ease of illustration, the same number labels are used in different diagrams to refer to the same items; however, in alternative examples the items may be different.


Exemplary apparatus(es) and/or method(s) are described herein. It should be understood that the word “exemplary” is used herein to mean “serving as an example, instance, or illustration.” Any example or feature described herein as “exemplary” is not necessarily to be construed as preferred or advantageous over other examples or features.


Interference in microelectronic devices may come from electric-magnetic interference (“EMI”) and/or radio frequency interference (“RFI”). The following description of interference shielding may be used for either or both of these types of interference. However, for purposes of clarity by way of example and not limitation, generally only shielding from EMI is described below in additional detail.



FIG. 1A is a block diagram of a side view depicting an exemplary conventional system-in-package (“SiP”) 10 without EMI shielding. In SiP 10, there may be coupled to a package substrate 19 one or more active microelectronic devices 11, passive microelectronic devices 12, and/or IC dies 13. In this example, IC die 13, which may be a passive or active die, may be subject to EMI. IC die 13 may be wire bonded to package substrate 19 with wire bonds 15 for carrying input/output signals among other signals, a power supply voltage and a ground reference voltage.


Package substrate 19 may be formed of thin layers called laminates or laminate substrates. Laminates may be organic or inorganic. Examples of materials for “rigid” package substrates include an epoxy-based laminate such as FR4 or FR5, a resin-based laminate such as bismaleimide-triazine (“BT”), a ceramic substrate (e.g. a low temperature co-fired ceramic (“LTCC”)), a glass substrate, or other form of rigid package substrate. Moreover, a package substrate 19 herein may be a PCB or other circuit board. Other known details regarding conventional SiP 10 are not described for purposes of clarity.



FIG. 1B is a block diagram of a side view depicting another exemplary conventional SiP 10 without EMI shielding. SiP 10 of FIG. 1B is the same as SiP 10 of FIG. 1A, except rather than wire bonds 15, flip-chip (“FC”) interconnects, such as microbumps, 17 are used. Even though microbump interconnects 17 are illustratively depicted, other types of die-surface mount interconnects may be used. Moreover, microbump interconnects 17 may be used in addition to wire bonds 15, though not illustratively depicted in FIG. 1B.



FIG. 2 is a corner top-down perspective view depicting an exemplary portion of a conventional EMI shielding 20. In conventional EMI shielding 20, a top electrically conductive plate 23 may be disposed over a bottom conductive plate 24, where such bottom conductive plate 24 has a larger surface area than such top conductive plate 23.


Conductive plates 23 and 24 may be respectively coupled to a package substrate 19 with rows of wire bonds 21 and 22. Thus, two sides of top plate 23 may be wire bonded with corresponding rows of wire bonds 21, and likewise two sides of bottom plate 24 may be wire bonded with corresponding rows of wire bonds 22. Non-electrically conductive spacers (not shown) may be used to insulate wire bonds 21 from bottom conductive plate 24. A microelectronic device (not shown) to be EMI shielded may be sandwiched between top and bottom conductive plates 23 and 24. This type of EMI shielding with wire bonding may be too bulky for many applications. Furthermore, there may be gaps on opposite sides with respect to wire bonds providing side EMI shielding.


Interference Shielding



FIGS. 3A and 3B are top views of block diagrams depicting respective exemplary SiPs 100 with EMI shielding. Each of SiPs 100 may include a package substrate 19 having coupled to an upper surface 132 thereof one or more active microelectronic devices 11, one or more passive microelectronic devices 12, and wire bond wires 131, where lower ends of such wire bond wires 131 may be coupled to an upper surface 132 of package substrate 19. Upper surface 132 may be a conductive surface. Wire bond wires 131 may include wire diameters equal to or less than approximately 0.0508 millimeters (2 mils).


A portion of wire bond wires 131 may be positioned to define a shielding region 133. Along those lines, rows and columns of a BVA arrangement 136 of wire bond wires 131 may be used to encircle or otherwise surround a shielding region 133. Upper ends of at least a subset of such wire bond wires 131 surrounding a shielding region 133 may be used to support conductive surface 130, and such conductive surface 130 may be over such shielding region 133 for covering thereof.


Conductive surface 130 may be a rigid or flexible surface which is electrically conductive. In an implementation, conductive surface 130 may be flexible, such as a flexible conductive coating on a surface of a flexible sheet. In another implementation, a rigid plate may provide a conductive surface. A rigid plate may be made of a conductive material. However, a conductive coating may be sprayed or painted on a rigid plate or a flexible sheet. In the example of FIG. 3B, conductive surface 130 may have holes 137 for allowing upper portions of at least some of wire bond wires 131 defining a shielding region 133 to extend through conductive surface 130, as described below in additional detail.



FIG. 4 is a block diagram of a cross-sectional side view depicting an exemplary SiP 100 with EMI shielding. SiP 100 may include a package substrate 19 having coupled to an upper surface 132 thereof one or more active microelectronic devices 11, one or more passive microelectronic devices 12, and wire bond wires 131, where upper ends of such wire bond wires 131 may be coupled to a conductive surface 130. Even though a SiP 100 is described, another type of microelectronic package having protection from EMI may be used.


Package substrate 19 has an upper surface 132 and a lower surface 149 opposite the upper surface. Package substrate 19 may have a ground plane 140 and vias 142 located between surfaces 132 and 149, where vias 142 may be interconnected to such ground plane 140 for electrical conductivity.


Wire bond wires 131 may be coupled to ground plane 140 with vias 142. Some wire bond wires 131 may be mechanically coupled to upper surface 132 with ball bonds 141 for electrical conductivity; however, in other implementations, other types of bonding may be used. Moreover, not all wire bond wires 131 need be coupled to ground plane 140. Some wire bond wires 131 may be used for carrying supply voltages or signals within SiP 100. Some wire bond wires 131 may be used for coupling to other devices within SiP 100.


An active or passive microelectronic device 145 may be coupled to upper surface 132 of package substrate 19. Microelectronic device 145 may include an active integrated circuit die and/or a passive component. A passive component may be, e.g., a capacitor, an inductor, or a resistor, or any combination thereof.


Microelectronic device 145 may be coupled to package substrate 19 with ball or bump interconnects and/or wire bond wires, as previously described. Moreover, microelectronic device 145 may be coupled to upper surface 132 with an adhesive or an underfill layer (not shown).


Microelectronic device 145 may be disposed in a dielectric protective material which may be provided as dam fill or a molding layer (“molding layer”) 143. Such molding layer 143 may be an encapsulant or a molding material for at least covering an upper surface and sidewalls of microelectronic device 145. Wire bond wires 131 may be disposed around sidewalls of microelectronic device 145.


Conductive surface 130 may be located upon or coupled to a top or upper surface 146 of dielectric protective material molding layer 143. However, in another implementation a top surface of dielectric protective material molding layer 143 may be at a higher level than tips 148 of wire bond wires 131, as described below in additional detail. Conductive surface 130 may be positioned over wire bond wires 131 associated with Faraday cage 153. Upper ends or tips 148 of such wire bond wires 131 may be mechanically coupled to conductive surface 130. This coupling may be with a heated press bonding or other form of mechanical coupling.


Faraday cage 153 may be a combination of a portion of ground plane 140 interconnected to wire bond wires 131, such as with vias 142, supporting a conductive surface 130. In another implementation, there may be a gap 144 between conductive surface 130 and tips 148 of some of wire bond wires 131. Along those lines, a bottom of conductive surface 130, such as of a conductive plate for example, may be attached to or rest upon a top surface of dielectric protective material molding layer 143, and height of dielectric protective material molding layer 143 may be greater than height of wire bond wires 131.


Thus, a conductive surface 130 may be positioned over a portion of wire bond wires 131 with upper ends or tips 148 thereof spaced apart from conductive surface 130. However, a configuration with a gap 144 may provide a less effective Faraday cage 153, and so for purposes of clarity by way of example and not limitation, it shall be assumed that there is no gap.


Wire bond wires 131 coupled to ground plane 140 projecting or extending upwardly away from upper surface 132 of package substrate 19 may be arrayed. Along those lines, even though single rows and columns of a Bond Via Array™ or BVA® arrangement 136 of wire bond wires 131 may be present in an implementation, multiple rows and/or multiple columns of wire bond wires 131 of a BVA arrangement 136, may be present along one or more sides of a shielding region 133.


To recapitulate, some of wire bond wires 131, such as in BVA arrangement 136 defining a shielding region 133, may be positioned to provide such a shielding region 133 for microelectronic device 145 from or with respect to EMI. Another portion of wire bond wires 131 located outside of shielding region 133 may not be used for EMI shielding. Moreover, one or more other active or passive microelectronic devices 11 and/or 12 may be coupled to substrate 19 and be located outside of shielding region 133 and not part of, or positioned for such shielding region.



FIG. 5 is a block diagram of a cross-sectional side view depicting an exemplary SiP 100 with a conductive cover 150 and with signal wire bond wires 131s in an EMI shielding region under conductive cover 150. SiP 100 of FIG. 5 is the same as SiP 100 of FIG. 4, but with the following differences.


In this example, a portion of wire bond wires 131 have a height that is greater than a height of another portion of wire bond wires 131. Both sets of wire bond wires 131 may be positioned proximate to and around microelectronic device 145. However, the portion of wire bond wires 131 that are taller may be for providing a shielding region 133 for microelectronic device 145 with respect to EMI. Whereas, the other portion of wire bond wires 131 that are shorter (“wire bond wires 131s”) may be signal wires coupling microelectronic device 145 to conductors of package substrate 19. Some of such shorter wire bond wires 131s may be within a Faraday cage 153. Heights of taller wire bond wires 131 may be limited by low-profile package applications.


Conductive cover 150 may be coupled to upper surface 132 of package substrate 19. Conductive cover 150 may cover components of SiP 100 coupled to upper surface 132 including microelectronic device 145, microelectronic devices 11, 12 and wire bond wires 131. Wire bond wires 131 not part of BVA arrangement 136 may interconnect conductive cover 150 and ground plane 140. This coupling may be used to reduce internal noise. However, Faraday cage 153 may be located under cover 150 for internal EMI shielding. Optionally, conductive surface 130 may be omitted in favor of using conductive cover 150 as an upper conductive surface of Faraday cage 153, with or without a gap 144 between tips 148 and an underside of conductive cover 150.


Some wire bond wires 131 within BVA arrangement 136 may be signal wires, namely wire bond wires 131s. Wire bond wires 131s may not be coupled to ground plane 140, but may be coupled to traces (not shown) of package substrate 19. Tips of wire bond wires 131s may be bonded or soldered to microelectronic device 145 prior to use of dielectric protective material molding layer 143. In another implementation, dielectric protective material molding layer 143 may be omitted with respect to microelectronic device 145.


Wire bond wires 131s may be bonded to upper surfaces of one or more of passive microelectronic devices 12 or active microelectronic devices 11. These wire bond wires 131s may be for interconnection within SiP 100.



FIG. 6 is a block diagram of a cross-sectional side view depicting an exemplary SiP 100 with EMI shielding using an upper substrate 169. SiP 100 of FIG. 6 is the same as SiP 100 of FIG. 5, but without a conductive cover 150 and with the following differences.


Upper substrate 169 may include vias 162 and a ground plane 160. Tips or upper ends 148 of wire bond wires 131 may be interconnected to vias 162 along a bottom surface of upper substrate 169 with interconnects 161, such as with micro balls or microbumps for example, for coupling to ground plane 160. Interconnects 161 may be disposed on an upper surface 168 of dielectric protective material molding layer 143. Ground plane 160 may provide an upper conductive surface 130 of Faraday cage 153.


Another microelectronic device 165, whether active or passive, may be coupled to a top surface of upper substrate 169. Microelectronic device 165 may be coupled with wire bond wires 15 to vias or traces of substrate 169; however, micro balls or microbumps may be used in another implementation. Microelectronic device 165 may be coupled outside of Faraday cage 153.



FIG. 7 is a block diagram of a top-down view depicting an exemplary portion of a SiP 100 prior to addition of an upper conductive surface 130 of a Faraday cage 153. Bond pads 170 may be positioned proximate to and around microelectronic device 145 for coupling wire bond wires 131 respectively thereto for providing shielding region 133 of Faraday cage 153. Shielding region 133 may be defined within a BVA arrangement 136.


Bond pads 170 may be spaced apart from one another around sides of dielectric protective material molding layer 143. Microelectronic device 145 in dielectric protective material molding layer 143 may be located in a central portion of shielding region 133. A pad-to-pad pitch 171 of bond pads 170 may be equal to or less than approximately 250 microns. Pitch 171 of bond pads 170 may be selected for frequencies associated with interference, such as EMI and/or RFI, to shield microelectronic device 145 from EMI and/or RFI. Moreover, microelectronic device 145 may be an interference radiator, and thus such shielding may be to protect other components of SiP 100 from interference generated by microelectronic device 145.


Even though single rows and columns of bond pads 170 are illustratively depicted, in another implementation there may be more than one or two rows and/or columns. Moreover, rows and/or columns of bond pads 170 may be interleaved with respect to one another to provide denser shielding. Effectively, wire bond wires 131 may be used to provide a low pass filter Faraday cage for reducing EMI with respect to operation of microelectronic device 145. Along those lines, placement of bond pads 170, and thus wire bond wires 131 may, though need not be, uniform. Wire bond wires 131 may be placed and/or adjusted for density tailored to shield a particular range of frequencies to or from microelectronic device 145.



FIG. 8 is a block diagram of a top-down view depicting an exemplary portion of another SiP 100 prior to addition of an upper conductive surface 130 of a Faraday cage 153. In this example, two rows and two columns of a BVA arrangement 136 of wire bond wires 131 are used to define a shielding region 133. In this example, spacing between rows and columns is interleaved to provide a denser pattern of wire bond wires 131.


In this example, some of wire bond wires 131 of BVA arrangement 136 are for carrying signals, namely wire bond wires 131s. Along those lines, interconnects 180 may be formed for extending from microelectronic device 145 outside of dielectric protective material molding layer 143 for interconnection with wire bond wires 131s, which may include one or more signal wires.



FIG. 9A is a block diagram of a cross-sectional side view depicting an exemplary portion of a package-on-package (“PoP”) device 190 with EMI shielding. PoP device 190 may include an upper SiP 100U stacked on top of a lower SiP 100L. PoP device 190 may include one or more other microelectronic devices outside of a shielding region as well as other details, such as previously described with reference to FIGS. 3A through 8 for example. Accordingly, previously described details for SiPs 100 are not described hereinbelow for purposes of clarity and not limitation.


A lower package substrate 19L of a lower SiP 100L may include a lower ground plane 140L having lower wire bond wires 131L extending upwardly from an upper surface of lower package substrate 19L. Such lower wire bond wires 131L and ground plane 140L may be interconnected to one another, such as with vias and ball bonds as previously described, for forming a lower portion of a Faraday cage 153. Tips 148 of lower wire bond wires 131L may be bonded or coupled with interconnects 191 to pads and vias therefor along an underneath side of upper package substrate 19U.


Optionally, upper package substrate 19U may include an upper ground plane 140U for forming a Faraday cage 153 as a stack of two Faraday cages, namely an upper Faraday cage 192U and a lower Faraday cage 192L. Each of Faraday cages 192U and 192L may include respective packaged microelectronic devices 145U and 145L respectively coupled to upper surfaces of package substrates 19U and 19L.


Upper ground plane 140U of upper substrate 19U may be located over a lower microelectronic device 145L, so tips or upper ends 148 of lower wire bond wires 131L may be interconnected to pads or contacts with interconnects 191 along an underside surface of upper package substrate 19U for electrical coupling to upper ground plane 140U. Upper wire bond wires 131U and optional ground plane 140U may be interconnected to one another, such as with vias and ball bonds as previously described, for forming an upper portion of a Faraday cage 153. Tips 148 of upper wire bond wires 131U may be bonded or coupled to conductive surface 130 for completing such upper Faraday cage 192U.


In another implementation, vias of upper substrate package 19U may interconnect lower wire bond wires 131L with upper wire bond wires 131U without being connected to an upper ground plane 140U to form a “two-story” or bi-level Faraday cage 153 for two microelectronic devices 145U, 145L. Even though only two levels are illustratively depicted, more than two levels may be used in other implementations.



FIG. 9B is a block diagram of a cross-sectional side view depicting an exemplary portion of another PoP device 190 with EMI shielding. PoP device 190 may include one or more other microelectronic devices outside of a shielding region as well as other details, such as previously described with reference to FIGS. 3A through 9A for example. Accordingly, previously described details for SiPs 100 are not described hereinbelow for purposes of clarity and not limitation.


PoP device 190 of FIG. 9B may be the same as PoP device 190 of FIG. 9A, except with the following differences. PoP device 190 of FIG. 9B may include signal wire bond wires 131s. Signal wire bond wires 131s may be located within Faraday cage 153, including within Faraday cage 192U.


Signal wire bond wires 131s in this configuration may extend upwardly from an upper surface of a lower microelectronic device 145L. Tips or upper ends 148 of wire bond wires 131s extending from an upper surface of lower microelectronic device 145L may be interconnected to an underneath side of upper package substrate 19U, such as with interconnects 191. Vias and/or traces (not shown) may electrically couple upper and low microelectronic devices 145 with signal wire bond wires 131s. Moreover, lower substrate package 19L may include vias and/or traces (not shown) for interconnection with lower microelectronic device 145.



FIG. 10 is a block diagram of a cross-sectional side view depicting an exemplary portion of another SiP 100 with EMI shielding. SiP 100 may include one or more other microelectronic devices outside of a shielding region as well as other details, such as previously described with reference to FIGS. 3A through 9B for example. Accordingly, previously described details for SiPs 100 are not described hereinbelow for purposes of clarity and not limitation.


In this example, wire bond wires 131 and a microelectronic device 145, such as an IC die, are protected by a dielectric protective material molding layer 143. Microelectronic device 145 may be interconnected with microbump interconnects 17 to an upper surface of package substrate 19 prior to depositing or injecting dielectric protective material molding layer 143. Likewise, wire bond wires 131 may be ball bonded to an upper surface of package substrate 19 prior to depositing or injecting dielectric protective material molding layer 143.


Optionally, signal wire bond wires 131s may be ball bonded to an upper surface 201 of microelectronic device 145 prior to depositing or injecting dielectric protective material molding layer 143. Signal wire bond wires 131s thus may be within a shielding region 133 of a Faraday cage 153.


Tips or upper ends 148 of wire bond wires 131, as well as optional signal wire bond wires 131s, may extend above an upper surface 202 of dielectric protective material molding layer 143. Solder balls or other interconnect eutectic masses 204 may be deposited onto tips 148 for subsequent interconnection, such as described elsewhere herein.


Vertical Integration without Interference Shielding



FIG. 11A is a block diagram of a cross-sectional side view depicting an exemplary portion of a SiP 100 without wire bond wire EMI shielding. FIG. 11B is a block diagram of a cross-sectional side view depicting an exemplary portion of another SiP 100 without wire bond wire EMI shielding. With simultaneous reference to FIGS. 11A and 11B, SiPs 100 respectively illustratively depicted in those figures are further described. Each of SiPs 100 may include one or more other microelectronic devices as well as other details, such as previously described. Accordingly, previously described details for SiP 100 are not described hereinbelow for purposes of clarity and not limitation.


Each of SiPs 100 includes a vertically integrated microelectronic package 200. Each of microelectronic packages 200 includes a substrate 19 having an upper surface 132 and a lower surface 149 opposite the upper surface. Package substrate 19 may have located between surfaces 132 and 149 a ground plane 140 and vias 142 interconnected to such ground plane for electrical conductivity.


A microelectronic device 145 may be coupled to upper surface 132 of substrate 19, where microelectronic device is a passive microelectronic device. Along those lines, in a SiP 100 there may be one or more of either or both passive or active microelectronic devices coupled to upper surface 132. This means there are upper surfaces of such microelectronic devices that in the past may have gone unused for vertical integration, such as by having bonding wire bond wires attached to such upper surfaces of such microelectronic devices as described herein.


Along those lines, wire bond wires 131 may be coupled to and extend away from the upper surface 132 of substrate 19, and wire bond wires 231 may be coupled to and extend away from an upper surface 201 of microelectronic device 145. Wire bond wires 131 and 231 may be mechanically coupled to upper surfaces 132 and 201, respectively, with ball bonds 141 for electrical conductivity. However, in other implementations, other types of bonding may be used. Wire bond wires 231 are shorter in length than wire bond wires 131.


With reference to FIG. 11A, wire bond wires 131 may have an overall finished length 261, and wire bond wires 231 may have an overall finished length 262. However, finished heights of wire bond wires 131 and 231 may be approximately the same. Tips or upper ends 148 of wire bond wires 131 and 231 may extend above an upper surface 202 of molding layer 143.


Upper ends 148 may be coterminous for being generally coplanar. Solder balls or other interconnect eutectic masses 204 may be deposited on upper surface 202 respectively over upper ends 148 for forming interconnects with pads (not shown) on a front face underside of an active or a passive microelectronic device 165.


A passive microelectronic device 145 may be coupled to upper surface 132 of package substrate 19. Microelectronic device 145 may include conductive traces and may include only passive components. A passive component may include one or more of a capacitor, an inductor, or a resistor, or any combination thereof.


Microelectronic device 145 may be coupled to package substrate 19 with ball or bump interconnects and/or wire bond wires, as previously described. Moreover, microelectronic device 145 may be coupled to upper surface 132 with an adhesive or an underfill layer (not shown).


In this implementation, microelectronic device 145, as well as a microelectronic device 165, may have orientations facing downwardly, namely face-down orientations, toward upper surface 132 of substrate 19. However, in another implementation, microelectronic device 165 may have a front side face facing upwardly away from an upper surface 132 of substrate 19.


A microelectronic device 165 may be coupled above uppermost surface 202 of molding layer 143. In an implementation, a microelectronic device 165 may be coupled to upper ends 148 of wire bond wires 131 and 231 with eutectic masses 204 or other mechanical interconnects. Microelectronic device 165 may be located above microelectronic device 145 and at least partially overlap such microelectronic device 145.


Molding layer 143 may have an uppermost surface 202 and a lowermost surface 252 opposite the uppermost surface. Molding layer 143 may be disposed for surrounding portions of lengths 261 and 262 for both wire bond wires 131 and 231. Upper ends 148 may not be covered with molding layer 143, such as by use of a mold assist film for an injection molding for example. In another implementation, molding layer 143 may temporarily completely cover lengths 261 and 262 followed by an etch back to reveal upper ends 148.


In an implementation of a vertically integrated microelectronic package 200, microelectronic device 145 may be disposed in molding layer 143. Along those lines, in an implementation, microelectronic device 145 may be completely located between uppermost surface 202 and lowermost surface 252 of molding layer 143. Wire bond wires 131 may be disposed around sidewalls 203 of microelectronic device 145 though not for interference shielding in this example implementation.


Wire bond wires 131 may be coupled to ground plane 140 for projecting or extending upwardly away from upper surface 132 of package substrate 19 and may be arrayed. Along those lines, even though single rows and columns of a BVA® arrangement of wire bond wires 131 and/or 231 may be present in an implementation, multiple rows and/or multiple columns of such wire bond wires may be in a BVA® arrangement.


In an implementation of vertically integrated microelectronic package 200, microelectronic device 165, which is a passive microelectronic device, may be used. However, in another implementation of vertically integrated microelectronic package 200, microelectronic device 165, which is an active microelectronic device, may be used.


With reference to FIG. 11B, inner wire bond wires 131i may have an overall finished length 263, and wire bond wires 231 may have an overall finished length 264. Outer wire bond wires 1310 may have an overall finished height 261, as previously described with reference to FIG. 11A. Finished heights of wire bond wires 131i and 231 may be approximately the same after forming. Upper ends 148 of wire bond wires 131i and 231 may generally even with one another.


Upper ends 148 of wire bond wires 131i and 231 may be coterminous for being generally coplanar. Solder balls or other interconnect eutectic masses 274 may couple a lower surface of an active or passive microelectronic device 271 respectively to upper ends 148 of wire bond wires 131i and 231 for forming interconnects with pads (not shown) on a front face underside of an active or passive microelectronic device 271. A molding material may be injected to form molding material layer 143 with microelectronic device 271 in place, and thus a lower surface of microelectronic device 271 may be in contact with molding material of molding layer 143. For molding, a mold assist film may be used to allow tips 148 of outer wire bond wires 1310 to extend above upper surface 202 of molding layer 143, as well as pads or other interconnects (not shown) of microelectronic device 271. In another implementation, molding layer 143 may temporarily completely cover lengths 261 followed by an etch back to reveal upper ends 148 thereof.


Microelectronic device 271 may be coupled to and located above microelectronic device 145 and may at least partially overlap microelectronic device 145. Along those lines, microelectronic device 271 may laterally extend outside a perimeter of microelectronic device 145 for interconnection of inner wire bond wires 131i between upper surface 132 of substrate 19 and a lower surface of microelectronic device 271 facing such upper surface 132. Wire bond wires 131i, as well as wire bond wires 131o, may be disposed around sidewalls 203 of microelectronic device 145 though not for interference shielding in this example implementation.


Again, a passive microelectronic device 145 may be coupled to upper surface 132 of package substrate 19. Microelectronic device 145 may include conductive traces and may include only active components, only passive components or a combination thereof. A passive component may include a capacitor, an inductor, or a resistor, or any combination thereof. Microelectronic device 145 may be coupled to package substrate 19 with ball or bump interconnects and/or wire bond wires, as previously described. Moreover, microelectronic device 145 may be coupled to upper surface 132 with an adhesive or an underfill layer (not shown).


Molding layer 143 may have an uppermost surface 202 and a lowermost surface 252 opposite the uppermost surface. Molding layer 143 may be disposed for surrounding portions of lengths 261 of wire bond wires 1310 and for surrounding lengths 263 and 264 for both wire bond wires 131i and 231.


In an implementation of vertically integrated microelectronic package 200, microelectronic device 145 may be disposed in molding layer 143 and completely located between uppermost surface 202 and lowermost surface 252 of molding layer 143. Microelectronic device 271 may be disposed in molding layer 143 and at least partially located between uppermost surface 202 and lowermost surface 252 of molding layer 143. Microelectronic device 165 may be coupled above uppermost surface 202 of molding layer 143.


For a passive microelectronic device 271, microelectronic device 271 may include conductive traces and may include only passive components. Microelectronic device 271 may include an RDL. A passive component may be a capacitor, an inductor, or a resistor, or any combination thereof. In this implementation, microelectronic devices 145 and 271, as well as microelectronic device 165, have orientations facing downwardly, namely face-down orientations, toward upper surface 132 of substrate 19. However, in another implementation, microelectronic device 165 and/or microelectronic device 271 may have a front side face facing upwardly away from an upper surface 132 of substrate 19.


In an implementation of vertically integrated microelectronic package 200, microelectronic device 165, which is a passive microelectronic device, may be used. However, in another implementation of vertically integrated microelectronic package 200, microelectronic device 165, which is an active microelectronic device, may be used. A microelectronic device 165 may be coupled above uppermost surface 202 of molding layer 143 for interconnection with microelectronic device 271. In an implementation, a microelectronic device 165 may be coupled to an upper surface of microelectronic device 271 with eutectic masses 204 or other mechanical interconnects for electrical conductivity.


Microelectronic device 165 may be located above microelectronic device 271 and at least partially overlap such microelectronic device 271. Along those lines, a microelectronic device 165 may be coupled above uppermost surface 202 of molding layer 143 for interconnection with upper ends 148 of outer wire bond wires 131o, as well as interconnection with an upper surface of microelectronic device 271.


Wire bond wires 131i and 1310 may be coupled to ground plane 140 for projecting or extending upwardly away from upper surface 132 of package substrate 19 and may be arrayed. Along those lines, even though single rows and columns of a BVA® arrangement of wire bond wires 131i, 131o, and/or 231 may be present in an implementation, multiple rows and/or multiple columns of such wire bond wires may be in a BVA® arrangement.



FIG. 12A is a block diagram of a cross-sectional side view depicting an exemplary portion of another SiP 100 without wire bond wire EMI shielding. SiP 100 of FIG. 12A may be the same as in FIG. 11A, except for the following details. In this implementation of a vertically integrated microelectronic package 200, microelectronic device 165 may be cantilevered for laterally extending over and above a wire bond wire 131. Along those lines, upper ends 148 of wire bond wires 131 may be interconnected with eutectic masses 204 to a lower surface of a microelectronic device 165.



FIG. 12B is a block diagram of a cross-sectional side view depicting an exemplary portion of another SiP 100 without wire bond wire EMI shielding. SiP 100 of FIG. 12B may be the same as in FIG. 11B, except for the following details. In this implementation of a vertically integrated microelectronic package 200, microelectronic device 165 is not cantilevered for laterally extending over and above a wire bond wire 131i. Along those lines, microelectronic device 165 and microelectronic device 271 may have approximately equal surface areas for lower and upper surfaces respectively thereof.



FIG. 12C is a block diagram of a cross-sectional side view depicting an exemplary portion of another SiP 100 with or without integrated wire bond wire EMI shielding. SiP 100 of FIG. 12C may be the same as in FIG. 12A, except for the following details. In this implementation of a vertically integrated microelectronic package 200, microelectronic device 165 is cantilevered for laterally extending over and above wire bond wires 131 on both a right and a left side of microelectronic device 145 in the figure. Along those lines, upper ends 148 of wire bond wires 131 may be interconnected with eutectic masses 204 to a lower surface of a microelectronic device 165. Accordingly, it should be appreciated that wire bond wires 131 disposed around a microelectronic device and interconnected to a microelectronic device 165 may be used for fan-out.



FIG. 12D is a block diagram of a cross-sectional side view depicting an exemplary portion of another SiP 100 with or without integrated wire bond wire EMI shielding. SiP 100 of FIG. 12D may be the same as in FIG. 12B, except for the following details. In this implementation of a vertically integrated microelectronic package 200, microelectronic device 165 is not cantilevered for laterally extending over and above a wire bond wire 131o. Along those lines, microelectronic device 165 and microelectronic device 271 may have approximately equal surface areas for lower and upper surfaces respectively thereof. Along those lines, upper ends 148 of wire bond wires 131i may be interconnected with eutectic masses 274 to a lower surface of a microelectronic device 271. Accordingly, it should be appreciated that wire bond wires 131i disposed around a microelectronic device 145 and interconnected to a microelectronic device 271 may be used for fan-out.



FIG. 13A is a block diagram of a cross-sectional side view depicting an exemplary SiP 100 with a vertically integrated microelectronic package 200. In this implementation, a vertically integrated microelectronic package 200 may be a stand-alone package coupled to substrate 19 as in FIG. 12D of a SiP 100. As components of SiP 100 have been previously described, such as with reference to FIG. 4 for example, such description is not repeated.


In this implementation, eutectic masses 274, such as solder balls, are formed on an upper surface 202 of molding layer 143, on a redistribution layer, or on tips of the wire bond wire bond wires 131i and 231. Eutectic masses 274 interconnect upper ends 148 of wire bond wires 131i and 231 to a lower surface of microelectronic device 271. In another implementation, eutectic masses 274 may be encapsulated in molding layer 143. In this example, a lower surface of microelectronic device 271 is not in contact with an upper surface 202 of molding layer 143.


Moreover, in this example implementation, signal wire bond wires 131s may be encapsulated in molding material of molding layer 143, excluding contact ends thereof. Signal wire bond wires 131s may be shorter than inner wire bond wires 131i and may be as previously described for interconnection with a microelectronic device 145. Along those lines, microelectronic device 271 may be coupled to upper ends 148 of a taller portion of wire bond wires 131 coupled to upper surface 132, such as wire bond wires 131i. Microelectronic device 271 may further be coupled to upper ends 148 of wire bond wires 231. Another portion of wire bond wires 131 coupled to upper surface 132, such as signal wire bond wires 131s, may have upper ends 148 thereof coupled to an upper surface of microelectronic device 145, such as previously described.


Optionally, wire bond wires 331 may be coupled to one or more upper surfaces of active microelectronic devices 11 and/or passive microelectronic devices 12, which microelectronic devices 11 and/or 12 are directly coupled to an upper surface 132 of substrate 19.


Other details regarding SiP 100 of FIG. 13A have been previously described, and thus are not repeated for purposes of clarity and not limitation.



FIG. 13B is a block diagram of a cross-sectional side view depicting an exemplary SiP 100 without EMI shielding and with a vertically integrated microelectronic package 200. In this implementation, a vertically integrated microelectronic package 200 may be a stand-alone package coupled to substrate 19 as in FIG. 13A of a SiP 100. As components of SiP 100 have been previously described, such as with reference to FIG. 4 for example, such description is not repeated.


SiP 100 of FIG. 13B is similar to SiP 100 of FIG. 13A, except for the following differences. In SiP 100 of FIG. 13B, vertically integrated microelectronic package 200 omits microelectronic device 271. Thus, a microelectronic device 165 may be directly coupled to an upper surface 202 of molding layer 143 with eutectic masses 204, such as previously described.



FIG. 13C is a block diagram of a cross-sectional side view depicting an exemplary SiP 100 with a vertically integrated microelectronic package 200. In this implementation, a vertically integrated microelectronic package 200 may be a stand-alone package coupled to substrate 19 as in FIG. 13A of a SiP 100. As components of SiP 100 have been previously described, such as with reference to FIG. 4 for example, such description is not repeated.


SiP 100 of FIG. 13C is similar to SiP 100 of FIG. 13A, except for the following differences. In SiP 100 of FIG. 13C, vertically integrated microelectronic package 200 has some wire bond wires 131i encapsulated in molding material of molding layer 143 as previously described and has some wire bond wires 131i not encapsulated in molding material of molding layer 143.



FIG. 13D is a block diagram of a cross-sectional side view depicting an exemplary SiP 100 with a vertically integrated microelectronic package 200. In this implementation, a vertically integrated microelectronic package 200 may be a stand-alone package coupled to substrate 19 as in FIG. 13B of a SiP 100. As components of SiP 100 have been previously described, such as with reference to FIG. 4 for example, such description is not repeated.


SiP 100 of FIG. 13D is similar to SiP 100 of FIG. 13B, except for the following differences. In SiP 100 of FIG. 13D, vertically integrated microelectronic package 200 does not have wire bond wires 131 encapsulated in molding material of molding layer 143.



FIG. 14A is a block diagram of a cross-sectional side view depicting an exemplary SiP 100 with a vertically integrated microelectronic package 200. As SiP 100 of FIG. 14A is similar to SiPs 100 previously described herein, generally only the differences are described below in additional detail for purposes of clarity.


In this example implementation, a circuit platform 400 may be a package substrate such as package substrate 19, a die substrate or interposer, a lead frame, or a routing layer, such as an RDL for example. In this example, a passive microelectronic device 271 is generally represented as a circuit platform 401, which may be a routing layer, a die substrate or interposer, or a package substrate. Vertical wire bond wires 131i may interconnect an upper surface 405 of circuit platform 400 to a lower surface 403 of circuit platform 401. In this example, microelectronic device 145 is a wire bond-only device, which has a lower surface 406 thereof coupled to an upper surface 405 of circuit platform 401 with an epoxy or other adhesive layer 402 between such facing surfaces.


Microelectronic device 145 may be in a face-up orientation. Wire bond wires 131s may interconnect an upper surface 405 of circuit platform 401 to an upper surface 407 of microelectronic device 145. Shorter vertical wire bond wires 231 may interconnect an upper surface 407 of microelectronic device 145 with a lower surface 403 of circuit platform 401.


Dielectric protective material molding layer 143 may be a molding layer or a dam-fill layer and, while shown only covering a portion of the SIP, may alternatively cover any or all of the components in the SIP 100. Microelectronic device 145 may be coupled with adhesive layer 402 to circuit platform 400, followed by wire bonding wire bond wires 131s and 231. Wire bond wires 231 and 131i may be coupled to a lower surface 403 of circuit platform 401, prior to adding a molding or dam-filling layer of dielectric protective material molding layer 143. Dielectric protective material may provide a more rigid structure than just having wire bond wires 131i and 231 support circuit platform 401, as a lower surface 403 and at least portions of a sidewall surface(s) 404 may be covered with such dielectric protective material molding layer 143.



FIG. 14B is a block diagram of a cross-sectional side view depicting an exemplary SiP 100 with a vertically integrated microelectronic package 200. As SiP 100 of FIG. 14B is similar to SiP 100 of FIG. 14A, generally only the differences are described below in additional detail.


In addition to wire bond wires 231 on an upper surface 407 of microelectronic device 145, another microelectronic device 410 may have a lower surface thereof coupled to an upper surface of microelectronic device 145 with another epoxy or other adhesive layer 402 between such facing surfaces. Another set of interconnects provided with vertical wire bond wires 432 may be coupled between an upper surface of microelectronic device 410 and a lower surface 403 of circuit platform 401 for electrical communication between microelectronic device 410 and circuit platform 401. Microelectronic devices 145 and 410 may in combination form a die stack with both of such devices in a face-up orientation for wire bonding to upper surfaces thereof.


Furthermore, in addition to having a starting placement of wire bond wires 231 and microelectronic device 410 on upper surface 407 of microelectronic device 145, another set of wire bond wires 431 may be coupled to upper surface 407 for interconnection with an upper surface 408 of microelectronic device 410. Wire bond wires 431 may arc over for coupling to upper surface 408. These wire bond wires 431 may thus interconnect upper faces of microelectronic devices 145 and 410 to one another. Microelectronic devices 145 and 410 may be active devices, passive devices, or a combination of active and passive devices.


With simultaneous reference to FIGS. 14A and 14B, coupled to circuit platform 401 may be either or both a surface mount technology (“SMT”) component, which may be an active or a passive SMT microelectronic device 165, and a wire bond mount component, such as an active or a passive wire bond microelectronic device 411. An active or a passive SMT microelectronic device 165 may be mounted face down to an upper surface 441 of circuit platform 401, and an active or a passive wire bond microelectronic device 411 may be mounted face-up to upper surface 441 of circuit platform 401.



FIG. 14C is a block diagram of a cross-sectional side view depicting an exemplary SiP 100 with a vertically integrated microelectronic package 200. As SiP 100 of FIG. 14B is similar to SiP 100 of FIGS. 14A and 14B, generally only the differences are described below in additional detail.


In this example implementation, a lower surface of an interposer or other circuit platform 414 is interconnected to contacts on an upper surface of a face-up microelectronic device 145 with microbumps or other small form factor interconnects 413. An upper surface of interposer 414 is interconnected to contacts on a lower surface of a face-down microelectronic device 416 with microbumps or other small form factor interconnects 415. Distal ends of wire bond wires 131s may be coupled to an upper surface of interposer 414 for interconnection to an upper surface 405 of circuit platform 400. Proximal or lower ends of wire bond wires 231 may be coupled to an upper surface of interposer 414, with distal or upper ends of such wire bond wires coupled to lower surface 403 of circuit platform 401. By using an interposer 414 and flip-chip or like microelectronic device 416, more area for wire bond wires 231 and/or 131s may be provided, along with more interconnections between microelectronic devices 145 and 416.



FIG. 14D is the block diagram of FIG. 14C, though with a molding layer of a protective dielectric material 143 covering circuit platform 400. This molding layer of protective dielectric material 143 provides interconnect surface 418 above an upper surface 405 of circuit platform 400. Wire bond wires 131 and 331 may have tips or upper ends thereof extend above surface 418 for interconnection of one or more passive or active circuits.


These are some of a variety of implementations of a vertically integrated microelectronic package 200 for a SiP 100. These or other implementations may be provided in accordance with the description herein.


Wire Bond on Solder


It has been assumed that wire bond wires are wirebonded onto a conductive metal layer, such as copper for example. However, as described below in additional detail, wire bond wires may be wirebonded onto solder. Along those lines, Electroless Nickel (Ni) Electroless Palladium (Pd) Immersion Gold (Au) (“ENEPIG”) is a surface finish for substrate fabrication, such as for ICs. However, as IC manufacturers move away from ENEPIG substrates for flip-chip applications, having a substrate with a mix of copper with an organic surface protection (“OSP”) layer and an ENEPIG finish is problematic. Along those lines, as described below in additional detail a copper OSP uses a solder-on-pad (“SOP”) for a laminated surface, where wire bond wires, such as of BVA™ pins, are bonded onto such solder.



FIGS. 15A through 15D are block diagrams of side views depicting a progression formation of wire bond pads and flip-chip pads on a same substrate 600. Substrate 600 may be a package substrate or other substrate as described hereinabove for a SiP or other microelectronic component 650. Along those lines, wire bond pads with solder as described below in additional detail may be used for above-described wire bond wires, such as ball bonded for example, to such pads.


With reference to FIG. 15A, substrate 600 may have deposited, plated, or otherwise formed on an upper surface 605 thereof a conductive layer 603, such as a layer of copper or other conductive metallic layer for example. Conductive layer 603 may be patterned for providing both wire bond pads 601 and flip-chip or like small form factor pads 602 on upper surface 605.


A solder mask 604 may be deposited and patterned. Along those lines, an upper surface 616 of conductive layer 603 may be below an upper surface 615 of solder mask 604, and portions of solder mask 604 may be located between neighboring pads of pads 601 and 602. Along those lines solder mask 604 may have gaps 606 for access to wire bond pads 601 and narrower gaps 607 for access to flip-chip pads 602.


With reference to FIG. 15B, solder or other eutectic pads 608 and 609 of a solder or other eutectic layer may be printed onto upper surfaces 616 of pads 601 and 602. The ratio of a surface area of an exposed upper surface 616 of a wire bond pad 601 to a surface area of a lower surface 617 of a solder pad 608 resting thereon may be substantially smaller than the ratio of a surface area of an exposed upper surface 616 of a wire bond pad 602 to a surface area of a lower surface 617 of a solder pad 609 resting thereon. A portion of each of solder pads 608 and 609 may be higher than upper surface 615 of solder mask 604, and a portion of solder pad 609 may overlap onto upper surface 615. Upper surface 615 is above or higher than upper surfaces 616.


With reference to FIG. 15C, after reflow of solder pads 608 and 609, solder thereof may spread out, and a volume of flux may be eliminated. Along those lines, a solder pad 608 may spread out over what was an exposed surface area of wire bond pad 601 corresponding thereto. Along those lines, upper surfaces 611 of solder pads 608 after reflow may be below or lower than upper surface 615 of solder mask layer 604. However, upper surfaces 613 of solder pads 609 after reflow may be above, and may overlap, upper surface 615 of solder mask layer 604. Optionally, after reflow, solder pads 609 may be tamped down for flattening.


With reference to FIG. 15D, wire bond wires, such as wire bond wires 131 for example, may be bonded, such as ball, stitch or otherwise, to solder pads 608. Along those lines, solder along upper surfaces 611 of solder pads 608 may adhere to copper, palladium or other material of wire bond wires 131. A flip-chip IC die 649 may have flip-chip contacts 648, such as microbumps for example, respectively coupled to solder pads 609.


While the foregoing describes exemplary embodiment(s) in accordance with one or more aspects of the invention, other and further embodiment(s) in accordance with the one or more aspects of the invention may be devised without departing from the scope thereof, which is determined by the claim(s) that follow and equivalents thereof. Claim(s) listing steps do not imply any order of the steps. Trademarks are the property of their respective owners.

Claims
  • 1. A vertically integrated microelectronic package, comprising: a substrate having an upper surface and a lower surface opposite the upper surface;a first microelectronic device coupled to the upper surface of the substrate, the first microelectronic device being a passive microelectronic device;first wire bond wires coupled to and extending away from the upper surface of the substrate;second wire bond wires coupled to and extending away from an upper surface of the first microelectronic device, the second wire bond wires being shorter than the first wire bond wires;a second microelectronic device coupled to upper ends, including corresponding tips, of the first wire bond wires and the second wire bond wires, the second microelectronic device located above the first microelectronic device and at least partially overlapping the first microelectronic device;a molding layer having an uppermost surface and a lowermost surface opposite the uppermost surface, the molding layer disposed for surrounding portions of lengths of a first subset of the first wire bond wires and portions of lengths of second wire bond wires; wherein the upper ends of the first subset of the first wire bond wires, the upper ends of the second subset of the first wire bond wires and the upper ends of the second wire bond directly interconnect the second microelectronic device above the uppermost surface of the molding layer;wherein the second subset of the first wire bond wires are located outside of the molding layer;the first microelectronic device is disposed in the molding layer and completely located between the uppermost surface and the lowermost surface of the molding layer;the second microelectronic device is coupled above the uppermost surface of the molding layer;a third microelectronic device coupled to and located above the second microelectronic device and at least partially overlapping the second microelectronic device;wherein the third microelectronic device is coupled above the uppermost surface of the molding layer; andwherein both the first microelectronic device and the third microelectronic device are in a face-down orientation for facing the upper surface of the substrate.
  • 2. The vertically integrated microelectronic package according to claim 1, wherein the second microelectronic device is a passive microelectronic device.
  • 3. The vertically integrated microelectronic package according to claim 1, wherein the second microelectronic device is an active microelectronic device.
  • 4. The vertically integrated microelectronic package according to claim 1, wherein both the first microelectronic device and the second microelectronic device are in a face-down orientation for facing the upper surface of the substrate.
  • 5. The vertically integrated microelectronic package according to claim 1, wherein the second microelectronic device and the third microelectronic device are respective passive microelectronic devices.
  • 6. The vertically integrated microelectronic package according to claim 1, wherein the second microelectronic device and the third microelectronic device respectively are another passive microelectronic device and an active microelectronic device.
  • 7. The vertically integrated microelectronic package according to claim 1, wherein the third microelectronic device is an active microelectronic device.
  • 8. A vertically integrated microelectronic package, comprising: a substrate having an upper surface and a lower surface opposite the upper surface;a first microelectronic device coupled to the upper surface of the substrate, the first microelectronic device being a passive microelectronic device;first wire bond wires coupled to and extending away from the upper surface of the substrate;second wire bond wires coupled to and extending away from an upper surface of the first microelectronic device;a first portion of the first wire bond wires being taller than the second wire bond wires;a second microelectronic device coupled to first upper ends of the first portion the first wire bond wires and coupled to upper ends, including corresponding tips, of the second wire bond wires, the second microelectronic device located above the first microelectronic device and at least partially overlapping the first microelectronic device;a second portion of the first wire bond wires having second upper ends thereof coupled to the upper surface of the first microelectronic device;a molding layer having an uppermost surface and a lowermost surface opposite the uppermost surface disposed for surrounding lengths of both the first wire bond wires and the second wire bond wires with the first upper ends of the first portion of the first wire bond wires and the upper ends of the second wire bond wires directly interconnected to the second microelectronic device above the uppermost surface;the first microelectronic device disposed in the molding layer and completely located between the uppermost surface and the lowermost surface of the molding layer;the second microelectronic device coupled above the uppermost surface of the molding layer;a third microelectronic device coupled to and located above the second microelectronic device and at least partially overlapping the second microelectronic device;wherein the third microelectronic device is coupled above the uppermost surface of the molding layer; andwherein both the first microelectronic device and the third microelectronic device are in a face-down orientation for facing the upper surface of the substrate.
  • 9. The vertically integrated microelectronic package according to claim 8, wherein the second microelectronic device and the third microelectronic device are respective passive microelectronic devices.
  • 10. The vertically integrated microelectronic package according to claim 8, wherein the second microelectronic device and the third microelectronic device respectively are another passive microelectronic device and an active microelectronic device.
CROSS-REFERENCE TO RELATED APPLICATION(S)

This application hereby claims priority to U.S. provisional patent application Ser. No. U.S. 62/240,443, filed on Oct. 12, 2015, the entirety of which is hereby incorporated by reference herein for all purposes.

US Referenced Citations (822)
Number Name Date Kind
2230663 Alden Feb 1941 A
3289452 Koellner Dec 1966 A
3358897 Christensen Dec 1967 A
3430835 Grable et al. Mar 1969 A
3623649 Keisling Nov 1971 A
3795037 Luttmer Mar 1974 A
3900153 Beerwerth et al. Aug 1975 A
4067104 Tracy Jan 1978 A
4072816 Gedney et al. Feb 1978 A
4213556 Persson et al. Jul 1980 A
4327860 Kirshenboin et al. May 1982 A
4422568 Elles et al. Dec 1983 A
4437604 Razon et al. Mar 1984 A
4604644 Beckham et al. Aug 1986 A
4642889 Grabbe Feb 1987 A
4667267 Hernandez et al. May 1987 A
4695870 Patraw Sep 1987 A
4716049 Patraw Dec 1987 A
4725692 Ishii et al. Feb 1988 A
4771930 Gillotti et al. Sep 1988 A
4793814 Zifcak et al. Dec 1988 A
4804132 DiFrancesco Feb 1989 A
4845354 Gupta et al. Jul 1989 A
4867267 Carlson Sep 1989 A
4902600 Tamagawa et al. Feb 1990 A
4924353 Patraw May 1990 A
4925083 Farassat et al. May 1990 A
4955523 Carlommagno et al. Sep 1990 A
4975079 Beaman et al. Dec 1990 A
4982265 Watanabe et al. Jan 1991 A
4998885 Beaman et al. Mar 1991 A
4999472 Neinast et al. Mar 1991 A
5067007 Otsuka et al. Nov 1991 A
5067382 Zimmerman et al. Nov 1991 A
5083697 DiFrancesco Jan 1992 A
5095187 Gliga Mar 1992 A
5133495 Angulas et al. Jul 1992 A
5138438 Masayuki et al. Aug 1992 A
5148265 Khandros et al. Sep 1992 A
5148266 Khandros et al. Sep 1992 A
5186381 Kim Feb 1993 A
5189505 Bartelink Feb 1993 A
5196726 Nishiguchi et al. Mar 1993 A
5203075 Angulas et al. Apr 1993 A
5214308 Nishiguchi et al. May 1993 A
5220489 Barreto et al. Jun 1993 A
5222014 Lin Jun 1993 A
5238173 Ura et al. Aug 1993 A
5241454 Ameen et al. Aug 1993 A
5241456 Marcinkiewicz et al. Aug 1993 A
5316788 Dibble et al. May 1994 A
5340771 Rostoker Aug 1994 A
5346118 Degani et al. Sep 1994 A
5371654 Beaman et al. Dec 1994 A
5397997 Tuckerman et al. Mar 1995 A
5438224 Papageorge et al. Aug 1995 A
5455390 DiStefano et al. Oct 1995 A
5468995 Higgins, III Nov 1995 A
5476211 Khandros Dec 1995 A
5494667 Uchida et al. Feb 1996 A
5495667 Farnworth et al. Mar 1996 A
5518964 DiStefano et al. May 1996 A
5531022 Beaman et al. Jul 1996 A
5536909 DiStefano et al. Jul 1996 A
5541567 Fogel et al. Jul 1996 A
5571428 Nishimura et al. Nov 1996 A
5578869 Hoffman et al. Nov 1996 A
5608265 Kitano et al. Mar 1997 A
5615824 Fjelstad et al. Apr 1997 A
5635846 Beaman et al. Jun 1997 A
5656550 Tsuji et al. Aug 1997 A
5659952 Kovac et al. Aug 1997 A
5679977 Khandros et al. Oct 1997 A
5688716 DiStefano et al. Nov 1997 A
5718361 Braun et al. Feb 1998 A
5726493 Yamashita et al. Mar 1998 A
5731709 Pastore et al. Mar 1998 A
5736780 Murayama Apr 1998 A
5736785 Chiang et al. Apr 1998 A
5766987 Mitchell et al. Jun 1998 A
5787581 DiStefano et al. Aug 1998 A
5801441 DiStefano et al. Sep 1998 A
5802699 Fjelstad et al. Sep 1998 A
5811982 Beaman et al. Sep 1998 A
5821763 Beaman et al. Oct 1998 A
5830389 Capote et al. Nov 1998 A
5831836 Long et al. Nov 1998 A
5839191 Economy et al. Nov 1998 A
5854507 Miremadi et al. Dec 1998 A
5874781 Fogal Feb 1999 A
5898991 Fogel et al. May 1999 A
5908317 Heo Jun 1999 A
5912505 Itoh et al. Jun 1999 A
5948533 Gallagher et al. Sep 1999 A
5953624 Bando et al. Sep 1999 A
5971253 Gilleo et al. Oct 1999 A
5973391 Bischoff et al. Oct 1999 A
5977618 DiStefano et al. Nov 1999 A
5977640 Bertin et al. Nov 1999 A
5980270 Fjelstad et al. Nov 1999 A
5989936 Smith et al. Nov 1999 A
5994152 Khandros et al. Nov 1999 A
6000126 Pai Dec 1999 A
6002168 Bellaar et al. Dec 1999 A
6032359 Carroll Mar 2000 A
6038136 Weber Mar 2000 A
6052287 Palmer et al. Apr 2000 A
6054337 Solberg Apr 2000 A
6054756 DiStefano et al. Apr 2000 A
6077380 Hayes et al. Jun 2000 A
6117694 Smith et al. Sep 2000 A
6121676 Solberg Sep 2000 A
6124546 Hayward et al. Sep 2000 A
6133072 Fjelstad Oct 2000 A
6145733 Streckfuss et al. Nov 2000 A
6157080 Tamaki et al. Dec 2000 A
6158647 Chapman et al. Dec 2000 A
6164523 Fauty et al. Dec 2000 A
6168965 Malinovich et al. Jan 2001 B1
6177636 Fjelstad Jan 2001 B1
6180881 Isaak Jan 2001 B1
6194250 Melton et al. Feb 2001 B1
6194291 DiStefano et al. Feb 2001 B1
6202297 Faraci et al. Mar 2001 B1
6206273 Beaman et al. Mar 2001 B1
6208024 DiStefano Mar 2001 B1
6211572 Fjelstad et al. Apr 2001 B1
6211574 Tao et al. Apr 2001 B1
6215670 Khandros Apr 2001 B1
6218728 Kimura Apr 2001 B1
6225688 Kim et al. May 2001 B1
6238949 Nguyen May 2001 B1
6258625 Brofman et al. Jul 2001 B1
6260264 Chen et al. Jul 2001 B1
6262482 Shiraishi et al. Jul 2001 B1
6268662 Test et al. Jul 2001 B1
6295729 Beaman et al. Oct 2001 B1
6300780 Beaman et al. Oct 2001 B1
6303997 Lee et al. Oct 2001 B1
6313528 Solberg Nov 2001 B1
6316838 Ozawa et al. Nov 2001 B1
6329224 Nguyen et al. Dec 2001 B1
6332270 Beaman et al. Dec 2001 B2
6334247 Beaman et al. Jan 2002 B1
6358627 Benenati et al. Mar 2002 B2
6362520 DiStefano Mar 2002 B2
6362525 Rahim Mar 2002 B1
6376769 Chung Apr 2002 B1
6388333 Taniguchi et al. May 2002 B1
6395199 Krassowski et al. May 2002 B1
6399426 Capote et al. Jun 2002 B1
6407448 Chun Jun 2002 B2
6407456 Ball Jun 2002 B1
6410431 Bertin et al. Jun 2002 B2
6413850 Ooroku et al. Jul 2002 B1
6439450 Chapman et al. Aug 2002 B1
6458411 Goossen et al. Oct 2002 B1
6469260 Horiuchi et al. Oct 2002 B2
6469373 Funakura et al. Oct 2002 B2
6472743 Huang et al. Oct 2002 B2
6476503 Imamura et al. Nov 2002 B1
6476506 O'Connor Nov 2002 B1
6476583 McAndrews Nov 2002 B2
6486545 Glenn et al. Nov 2002 B1
6489182 Kwon Dec 2002 B2
6489676 Taniguchi et al. Dec 2002 B2
6495914 Sekine et al. Dec 2002 B1
6507104 Ho et al. Jan 2003 B2
6509639 Lin Jan 2003 B1
6514847 Ohsawa et al. Feb 2003 B1
6515355 Jiang et al. Feb 2003 B1
6522018 Tay et al. Feb 2003 B1
6550666 Chew et al. Feb 2003 B2
6526655 Beaman et al. Mar 2003 B2
6531784 Shim et al. Mar 2003 B1
6545228 Hashimoto Apr 2003 B2
6555918 Masuda et al. Apr 2003 B2
6560117 Moon May 2003 B2
6563205 Fogal May 2003 B1
6563217 Corisis et al. May 2003 B2
6573458 Matsubara et al. Jun 2003 B1
6578754 Tung Jun 2003 B1
6581276 Chung Jun 2003 B2
6581283 Sugiura et al. Jun 2003 B2
6624653 Cram Sep 2003 B1
6630730 Grigg Oct 2003 B2
6639303 Siniaguine Oct 2003 B2
6647310 Yi et al. Nov 2003 B1
6650013 Yin et al. Nov 2003 B2
6653170 Lin Nov 2003 B1
6684007 Yoshimura et al. Jan 2004 B2
6686268 Farnworth et al. Feb 2004 B2
6687988 Sugiura et al. Feb 2004 B1
6693363 Tay et al. Feb 2004 B2
6696305 Kung et al. Feb 2004 B2
6699730 Kim et al. Mar 2004 B2
6708403 Beaman et al. Mar 2004 B2
6720783 Satoh et al. Apr 2004 B2
6730544 Yang May 2004 B1
6733711 Durocher et al. May 2004 B2
6734542 Nakatani et al. May 2004 B2
6740980 Hirose May 2004 B2
6740981 Hosomi May 2004 B2
6741085 Khandros et al. May 2004 B1
6746894 Fee et al. Jun 2004 B2
6754407 Chakravorty et al. Jun 2004 B2
6756252 Nakanishi Jun 2004 B2
6756663 Shiraishi et al. Jun 2004 B2
6759738 Fallon et al. Jul 2004 B1
6762078 Shin et al. Jul 2004 B2
6765287 Lin Jul 2004 B1
6774317 Fjelstad Aug 2004 B2
6774467 Horiuchi et al. Aug 2004 B2
6774473 Shen Aug 2004 B1
6774494 Arakawa Aug 2004 B2
6777787 Shibata Aug 2004 B2
6777797 Egawa Aug 2004 B2
6778406 Eldridge et al. Aug 2004 B2
6780746 Kinsman et al. Aug 2004 B2
6790757 Chittipeddi et al. Sep 2004 B1
6800941 Lee et al. Oct 2004 B2
6812575 Furusawa Nov 2004 B2
6815257 Yoon et al. Nov 2004 B2
6825552 Light et al. Nov 2004 B2
6828665 Pu et al. Dec 2004 B2
6828668 Smith et al. Dec 2004 B2
6844619 Tago Jan 2005 B2
6856235 Fjelstad Feb 2005 B2
6864166 Yin et al. Mar 2005 B1
6867499 Tabrizi Mar 2005 B1
6874910 Sugimoto et al. Apr 2005 B2
6897565 Pflughaupt et al. May 2005 B2
6900530 Tsai May 2005 B1
6902869 Appelt et al. Jun 2005 B2
6902950 Ma et al. Jun 2005 B2
6906408 Cloud Jun 2005 B2
6908785 Kim Jun 2005 B2
6909181 Aiba et al. Jun 2005 B2
6917098 Yamunan Jul 2005 B1
6930256 Huemoeller et al. Aug 2005 B1
6933598 Kamezos Aug 2005 B2
6933608 Fujisawa Aug 2005 B2
6939723 Corisis et al. Sep 2005 B2
6946380 Takahashi Sep 2005 B2
6951773 Ho et al. Oct 2005 B2
6962282 Manansala Nov 2005 B2
6962864 Jeng et al. Nov 2005 B1
6977440 Pflughaupt et al. Dec 2005 B2
6979599 Silverbrook Dec 2005 B2
6987032 Fan et al. Jan 2006 B1
6989122 Pham et al. Jan 2006 B1
7009297 Chiang et al. Mar 2006 B1
7017794 Nosaka Mar 2006 B2
7021521 Sakurai et al. Apr 2006 B2
7045884 Standing May 2006 B2
7051915 Mutaguchi May 2006 B2
7052935 Pai et al. May 2006 B2
7053477 Kamezos et al. May 2006 B2
7053485 Bang et al. May 2006 B2
7061079 Weng et al. Jun 2006 B2
7061097 Yokoi Jun 2006 B2
7067911 Lin et al. Jun 2006 B1
7071028 Koike et al. Jul 2006 B2
7071547 Kang et al. Jul 2006 B2
7071573 Lin Jul 2006 B1
7078788 Vu et al. Jul 2006 B2
7078822 Dias et al. Jul 2006 B2
7095105 Cherukuri et al. Aug 2006 B2
7112520 Lee et al. Sep 2006 B2
7115986 Moon et al. Oct 2006 B2
7119427 Kim Oct 2006 B2
7121891 Cherian Oct 2006 B2
7138722 Miyamoto et al. Nov 2006 B2
7170185 Hogerton et al. Jan 2007 B1
7176043 Haba et al. Feb 2007 B2
7176506 Beroz et al. Feb 2007 B2
7176559 Ho et al. Feb 2007 B2
7185426 Hiner et al. Mar 2007 B1
7187072 Fukitomi et al. Mar 2007 B2
7190061 Lee Mar 2007 B2
7198980 Jiang et al. Apr 2007 B2
7198987 Warren et al. Apr 2007 B1
7205670 Oyama Apr 2007 B2
7215033 Lee et al. May 2007 B2
7216794 Lange et al. May 2007 B2
7225538 Eldridge et al. Jun 2007 B2
7227095 Roberts et al. Jun 2007 B2
7229906 Babinetz et al. Jun 2007 B2
7233057 Hussa Jun 2007 B2
7242081 Lee Jul 2007 B1
7246431 Bang et al. Jul 2007 B2
7256069 Akram et al. Aug 2007 B2
7259445 Lau et al. Aug 2007 B2
7262124 Fujisawa Aug 2007 B2
7268421 Lin Sep 2007 B1
7276799 Lee et al. Oct 2007 B2
7287322 Mahieu et al. Oct 2007 B2
7290448 Shirasaka et al. Nov 2007 B2
7294920 Chen et al. Nov 2007 B2
7294928 Bang et al. Nov 2007 B2
7298033 Yoo Nov 2007 B2
7301770 Campbell et al. Nov 2007 B2
7307348 Wood et al. Dec 2007 B2
7321164 Hsu Jan 2008 B2
7323767 James et al. Jan 2008 B2
7342803 Inagaki et al. Mar 2008 B2
7344917 Gautham Mar 2008 B2
7345361 Malik et al. Mar 2008 B2
7355289 Hess et al. Apr 2008 B2
7365416 Kawabata et al. Apr 2008 B2
7368924 Beaman et al. May 2008 B2
7371676 Hembree May 2008 B2
7372151 Fan et al. May 2008 B1
7378726 Punzalan et al. May 2008 B2
7390700 Gerber et al. Jun 2008 B2
7391105 Yeom Jun 2008 B2
7391121 Otremba Jun 2008 B2
7416107 Chapman et al. Aug 2008 B2
7425758 Corisis et al. Sep 2008 B2
7453157 Haba et al. Nov 2008 B2
7456091 Kuraya et al. Nov 2008 B2
7456495 Pohl et al. Nov 2008 B2
7462936 Haba et al. Dec 2008 B2
7476608 Craig et al. Jan 2009 B2
7476962 Kim Jan 2009 B2
7485562 Chua et al. Feb 2009 B2
7485969 Corisis et al. Feb 2009 B2
7495179 Kubota et al. Feb 2009 B2
7495342 Beaman et al. Feb 2009 B2
7495644 Hirakata Feb 2009 B2
7504284 Ye et al. Mar 2009 B2
7504716 Abbott Mar 2009 B2
7517733 Camacho et al. Apr 2009 B2
7527505 Murata May 2009 B2
7528474 Lee May 2009 B2
7535090 Furuyama et al. May 2009 B2
7538565 Beaman et al. May 2009 B1
7550836 Chou et al. Jun 2009 B2
7560360 Cheng et al. Jul 2009 B2
7564116 Ahn et al. Jul 2009 B2
7576415 Cha et al. Aug 2009 B2
7576439 Craig et al. Aug 2009 B2
7578422 Lange et al. Aug 2009 B2
7589394 Kawano Sep 2009 B2
7592638 Kim Sep 2009 B2
7595548 Shirasaka et al. Sep 2009 B2
7605479 Mohammed Oct 2009 B2
7612638 Chung et al. Nov 2009 B2
7621436 Mii et al. Nov 2009 B2
7625781 Beer Dec 2009 B2
7629695 Yoshimura et al. Dec 2009 B2
7633154 Dai et al. Dec 2009 B2
7633765 Scanlan et al. Dec 2009 B1
7642133 Wu et al. Jan 2010 B2
7646102 Boon Jan 2010 B2
7659612 Hembree et al. Feb 2010 B2
7659617 Kang et al. Feb 2010 B2
7663226 Cho et al. Feb 2010 B2
7671457 Hiner et al. Mar 2010 B1
7671459 Corisis et al. Mar 2010 B2
7675152 Gerber et al. Mar 2010 B2
7677429 Chapman et al. Mar 2010 B2
7682960 Wen Mar 2010 B2
7682962 Hembree Mar 2010 B2
7683460 Heitzer et al. Mar 2010 B2
7683482 Nishida et al. Mar 2010 B2
7692931 Chong et al. Apr 2010 B2
7696631 Beaulieu et al. Apr 2010 B2
7706144 Lynch Apr 2010 B2
7709968 Damberg et al. May 2010 B2
7719122 Tsao et al. May 2010 B2
7723839 Yano et al. May 2010 B2
7728443 Hembree Jun 2010 B2
7737545 Fjelstad et al. Jun 2010 B2
7750483 Lin et al. Jul 2010 B1
7757385 Hembree Jul 2010 B2
7759782 Haba et al. Jul 2010 B2
7777238 Nishida et al. Aug 2010 B2
7777328 Enomoto Aug 2010 B2
7777351 Berry et al. Aug 2010 B1
7780064 Wong et al. Aug 2010 B2
7781877 Jiang et al. Aug 2010 B2
7795717 Goller Sep 2010 B2
7800233 Kawano et al. Sep 2010 B2
7807512 Lee et al. Oct 2010 B2
7808093 Kagaya et al. Oct 2010 B2
7808439 Yang et al. Oct 2010 B2
7815323 Saeki Oct 2010 B2
7834464 Meyer et al. Nov 2010 B2
7838334 Yu et al. Nov 2010 B2
7842541 Rusli et al. Nov 2010 B1
7850087 Hwang et al. Dec 2010 B2
7855462 Boon et al. Dec 2010 B2
7855464 Shikano Dec 2010 B2
7857190 Takahashi et al. Dec 2010 B2
7859033 Brady Dec 2010 B2
7876180 Uchimura Jan 2011 B2
7880290 Park Feb 2011 B2
7892889 Howard et al. Feb 2011 B2
7898083 Castro Mar 2011 B2
7901989 Haba et al. Mar 2011 B2
7902644 Huang et al. Mar 2011 B2
7902652 Seo et al. Mar 2011 B2
7910385 Kweon et al. Mar 2011 B2
7911805 Haba Mar 2011 B2
7919846 Hembree Apr 2011 B2
7919871 Moon et al. Apr 2011 B2
7923295 Shim et al. Apr 2011 B2
7923304 Choi et al. Apr 2011 B2
7928552 Cho et al. Apr 2011 B1
7932170 Huemoeller et al. Apr 2011 B1
7934313 Lin et al. May 2011 B1
7939934 Haba et al. May 2011 B2
7944034 Gerber et al. May 2011 B2
7956456 Gurrum et al. Jun 2011 B2
7960843 Hedler et al. Jun 2011 B2
7964956 Bet-Shliemoun Jun 2011 B1
7967062 Campbell et al. Jun 2011 B2
7974099 Grajcar Jul 2011 B2
7977597 Roberts et al. Jul 2011 B2
7990711 Andry et al. Aug 2011 B1
7994622 Mohammed et al. Aug 2011 B2
8004074 Mori et al. Aug 2011 B2
8004093 Oh et al. Aug 2011 B2
8008121 Choi et al. Aug 2011 B2
8012797 Shen et al. Sep 2011 B2
8017437 Yoo et al. Sep 2011 B2
8017452 Ishihara et al. Sep 2011 B2
8018033 Moriya Sep 2011 B2
8018065 Lam Sep 2011 B2
8020290 Sheats Sep 2011 B2
8021907 Pagaila et al. Sep 2011 B2
8035213 Lee et al. Oct 2011 B2
8039316 Chi et al. Oct 2011 B2
8039960 Lin Oct 2011 B2
8039970 Yamamori et al. Oct 2011 B2
8048479 Hedler et al. Nov 2011 B2
8053814 Chen et al. Nov 2011 B2
8053879 Lee et al. Nov 2011 B2
8053906 Chang et al. Nov 2011 B2
8058101 Haba et al. Nov 2011 B2
8063475 Choi et al. Nov 2011 B2
8071424 Kang et al. Dec 2011 B2
8071431 Hoang et al. Dec 2011 B2
8071470 Khor et al. Dec 2011 B2
8076765 Chen et al. Dec 2011 B2
8076770 Kagaya et al. Dec 2011 B2
8080445 Pagaila Dec 2011 B1
8084867 Tang et al. Dec 2011 B2
8092734 Jiang et al. Jan 2012 B2
8093697 Haba et al. Jan 2012 B2
8106498 Shin et al. Jan 2012 B2
8115283 Bolognia et al. Feb 2012 B1
8115288 Bolognia Feb 2012 B2
8119516 Endo Feb 2012 B2
8120054 Seo et al. Feb 2012 B2
8120186 Yoon Feb 2012 B2
8138584 Wang et al. Mar 2012 B2
8143141 Sun et al. Mar 2012 B2
8143710 Cho Mar 2012 B2
8158888 Shen et al. Apr 2012 B2
8169065 Kohl et al. May 2012 B2
8174119 Pendse May 2012 B2
8183682 Groenhuis et al. May 2012 B2
8183684 Nakazato May 2012 B2
8193034 Pagaila et al. Jun 2012 B2
8194411 Leung et al. Jun 2012 B2
8198716 Periaman et al. Jun 2012 B2
8207604 Haba et al. Jun 2012 B2
8213184 Knickerbocker Jul 2012 B2
8217502 Ko Jul 2012 B2
8225982 Pirkle et al. Jul 2012 B2
8232141 Choi et al. Jul 2012 B2
8237257 Yang Aug 2012 B2
8258010 Pagaila et al. Sep 2012 B2
8258015 Chow et al. Sep 2012 B2
8263435 Choi et al. Sep 2012 B2
8264091 Cho et al. Sep 2012 B2
8269335 Osumi Sep 2012 B2
8278746 Ding et al. Oct 2012 B2
8288854 Weng et al. Oct 2012 B2
8293580 Kim et al. Oct 2012 B2
8299368 Endo Oct 2012 B2
8304900 Jang et al. Nov 2012 B2
8314492 Egawa Nov 2012 B2
8315060 Morikita et al. Nov 2012 B2
8318539 Cho et al. Nov 2012 B2
8319338 Berry et al. Nov 2012 B1
8324633 McKenzie et al. Dec 2012 B2
8330272 Haba Dec 2012 B2
8349735 Pagaila et al. Jan 2013 B2
8354297 Pagaila et al. Jan 2013 B2
8372741 Co et al. Feb 2013 B1
8390108 Cho et al. Mar 2013 B2
8390117 Shimizu et al. Mar 2013 B2
8399972 Hoang et al. Mar 2013 B2
8404520 Chau et al. Mar 2013 B1
8409922 Camacho et al. Apr 2013 B2
8415704 Ivanov et al. Apr 2013 B2
8419442 Horikawa et al. Apr 2013 B2
8435899 Miyata et al. May 2013 B2
8450839 Corisis et al. May 2013 B2
8476115 Choi et al. Jul 2013 B2
8476770 Shao et al. Jul 2013 B2
8482111 Haba Jul 2013 B2
8487421 Sato et al. Jul 2013 B2
8492201 Pagaila et al. Jul 2013 B2
8502387 Choi et al. Aug 2013 B2
8507297 Iida et al. Aug 2013 B2
8518746 Pagaila et al. Aug 2013 B2
8520396 Schmidt et al. Aug 2013 B2
8525214 Lin et al. Sep 2013 B2
8525314 Haba et al. Sep 2013 B2
8525318 Kim et al. Sep 2013 B1
8552556 Kim et al. Oct 2013 B1
8558379 Kwon Oct 2013 B2
8558392 Chua et al. Oct 2013 B2
8564141 Lee et al. Oct 2013 B2
8567051 Val Oct 2013 B2
8569892 Mori et al. Oct 2013 B2
8580607 Haba Nov 2013 B2
8598717 Masuda Dec 2013 B2
8618646 Sasaki et al. Dec 2013 B2
8618659 Sato et al. Dec 2013 B2
8624374 Ding et al. Jan 2014 B2
8633059 Do et al. Jan 2014 B2
8637991 Haba Jan 2014 B2
8642393 Yu et al. Feb 2014 B1
8646508 Kawada Feb 2014 B2
8653668 Uno et al. Feb 2014 B2
8653676 Kim et al. Feb 2014 B2
8659164 Haba Feb 2014 B2
8664780 Han et al. Mar 2014 B2
8669646 Tabatabai et al. Mar 2014 B2
8670261 Crisp et al. Mar 2014 B2
8680662 Haba et al. Mar 2014 B2
8680677 Wyland Mar 2014 B2
8680684 Haba et al. Mar 2014 B2
8685792 Chow et al. Apr 2014 B2
8686570 Semmelmeyer et al. Apr 2014 B2
8697492 Haba et al. Apr 2014 B2
8723307 Jiang et al. May 2014 B2
8728865 Haba et al. May 2014 B2
8729714 Meyer May 2014 B1
8742576 Thacker et al. Jun 2014 B2
8742597 Nickerson Jun 2014 B2
8766436 Delucca et al. Jul 2014 B2
8772152 Co et al. Jul 2014 B2
8772817 Yao Jul 2014 B2
8785245 Kim Jul 2014 B2
8791575 Oganesian et al. Jul 2014 B2
8796135 Oganesian et al. Aug 2014 B2
8796846 Lin et al. Aug 2014 B2
8802494 Lee et al. Aug 2014 B2
8810031 Chang et al. Aug 2014 B2
8816404 Kim et al. Aug 2014 B2
8816505 Mohammed et al. Aug 2014 B2
8835228 Mohammed Sep 2014 B2
8836136 Chau et al. Sep 2014 B2
8836140 Ma et al. Sep 2014 B2
8836147 Uno et al. Sep 2014 B2
8841765 Haba et al. Sep 2014 B2
8846521 Sugizaki Sep 2014 B2
8847376 Oganesian et al. Sep 2014 B2
8853558 Gupta et al. Oct 2014 B2
8878353 Haba et al. Nov 2014 B2
8884416 Lee et al. Nov 2014 B2
8893380 Kim et al. Nov 2014 B2
8907466 Haba Dec 2014 B2
8907500 Haba et al. Dec 2014 B2
8912651 Yu et al. Dec 2014 B2
8916781 Haba et al. Dec 2014 B2
8922005 Hu et al. Dec 2014 B2
8923004 Low et al. Dec 2014 B2
8927337 Haba et al. Jan 2015 B2
8937309 England et al. Jan 2015 B2
8940630 Damberg et al. Jan 2015 B2
8940636 Pagaila et al. Jan 2015 B2
8946757 Mohammed et al. Feb 2015 B2
8948712 Chen et al. Feb 2015 B2
8963339 He et al. Feb 2015 B2
8970049 Kamezos Mar 2015 B2
8975726 Chen Mar 2015 B2
8978247 Yang et al. Mar 2015 B2
8981559 Hsu et al. Mar 2015 B2
8987132 Gruber et al. Mar 2015 B2
8988895 Mohammed et al. Mar 2015 B2
8993376 Camacho et al. Mar 2015 B2
9006031 Camacho et al. Apr 2015 B2
9012263 Mathew et al. Apr 2015 B1
9041227 Chau et al. May 2015 B2
9054095 Pagaila Jun 2015 B2
9082763 Yu et al. Jul 2015 B2
9093435 Sato et al. Jul 2015 B2
9095074 Haba et al. Jul 2015 B2
9105483 Chau et al. Aug 2015 B2
9105552 Yu et al. Aug 2015 B2
9123664 Haba Sep 2015 B2
9128123 Liu et al. Sep 2015 B2
9136254 Zhao et al. Sep 2015 B2
9142586 Wang et al. Sep 2015 B2
9153562 Haba et al. Oct 2015 B2
9167710 Mohammed et al. Oct 2015 B2
9171790 Yu et al. Oct 2015 B2
9177832 Camacho Nov 2015 B2
9196586 Chen et al. Nov 2015 B2
9196588 Leal Nov 2015 B2
9209081 Lim et al. Dec 2015 B2
9214434 Kim et al. Dec 2015 B1
9224647 Koo et al. Dec 2015 B2
9224717 Sato et al. Dec 2015 B2
9258922 Chen et al. Feb 2016 B2
9263394 Uzoh et al. Feb 2016 B2
9263413 Mohammed Feb 2016 B2
9299670 Yap et al. Mar 2016 B2
9318449 Hasch et al. Apr 2016 B2
9318452 Chen et al. Apr 2016 B2
9324696 Choi et al. Apr 2016 B2
9330945 Song et al. May 2016 B2
9349706 Co et al. May 2016 B2
9362161 Chi et al. Jun 2016 B2
9378982 Lin et al. Jun 2016 B2
9379074 Uzoh et al. Jun 2016 B2
9379078 Yu et al. Jun 2016 B2
9401338 Magnus et al. Jul 2016 B2
9405064 Herbsommer et al. Aug 2016 B2
9412661 Lu et al. Aug 2016 B2
9418940 Hoshino et al. Aug 2016 B2
9418971 Chen et al. Aug 2016 B2
9437459 Carpenter et al. Sep 2016 B2
9443797 Marimuthu et al. Sep 2016 B2
9449941 Tsai et al. Sep 2016 B2
9461025 Yu et al. Oct 2016 B2
9496152 Cho et al. Nov 2016 B2
9502390 Caskey et al. Nov 2016 B2
9508622 Higgins Nov 2016 B2
9559088 Gonzalez et al. Jan 2017 B2
9570382 Haba Feb 2017 B2
9583456 Uzoh et al. Feb 2017 B2
9601454 Zhao et al. Mar 2017 B2
20010020545 Eldridge Sep 2001 A1
20010042925 Yamamoto et al. Nov 2001 A1
20020011654 Kimura Jan 2002 A1
20020014004 Beaman et al. Feb 2002 A1
20020079568 Degani et al. Jun 2002 A1
20020125556 Oh et al. Sep 2002 A1
20020171152 Miyazaki Nov 2002 A1
20030006494 Lee et al. Jan 2003 A1
20030042621 Chen Mar 2003 A1
20030048108 Beaman et al. Mar 2003 A1
20030057544 Nathan et al. Mar 2003 A1
20030094666 Clayton et al. May 2003 A1
20030137042 Mess Jul 2003 A1
20030162378 Mikami Aug 2003 A1
20040041757 Yang et al. Mar 2004 A1
20040262728 Sterrett et al. Dec 2004 A1
20050017369 Clayton et al. Jan 2005 A1
20050052830 Bauer Mar 2005 A1
20050062492 Beaman et al. Mar 2005 A1
20050082664 Funaba et al. Apr 2005 A1
20050095835 Humpston et al. May 2005 A1
20050161814 Mizukoshi et al. Jul 2005 A1
20050173807 Zhu et al. Aug 2005 A1
20050176233 Joshi et al. Aug 2005 A1
20060084253 Mizukoshi Apr 2006 A1
20060087013 Hsieh Apr 2006 A1
20060138624 Kwon Jun 2006 A1
20060216868 Yang et al. Sep 2006 A1
20060220206 Gerber Oct 2006 A1
20060255449 Lee et al. Nov 2006 A1
20070010086 Hsieh Jan 2007 A1
20070080360 Mirsky et al. Apr 2007 A1
20070164457 Yamaguchi et al. Jul 2007 A1
20070181989 Corisis Aug 2007 A1
20070190747 Hup Aug 2007 A1
20070254406 Lee Nov 2007 A1
20070271781 Beaman et al. Nov 2007 A9
20070290325 Wu et al. Dec 2007 A1
20080006942 Park et al. Jan 2008 A1
20080017968 Choi et al. Jan 2008 A1
20080023805 Howard et al. Jan 2008 A1
20080036082 Eun Feb 2008 A1
20080042265 Merilo Feb 2008 A1
20080047741 Beaman et al. Feb 2008 A1
20080048690 Beaman et al. Feb 2008 A1
20080048691 Beaman et al. Feb 2008 A1
20080048697 Beaman et al. Feb 2008 A1
20080054434 Kim Mar 2008 A1
20080073769 Wu et al. Mar 2008 A1
20080100316 Beaman et al. May 2008 A1
20080100317 Beaman et al. May 2008 A1
20080100318 Beaman et al. May 2008 A1
20080100324 Beaman et al. May 2008 A1
20080105984 Lee et al. May 2008 A1
20080106281 Beaman et al. May 2008 A1
20080106282 Beaman et al. May 2008 A1
20080106283 Beaman et al. May 2008 A1
20080106284 Beaman et al. May 2008 A1
20080106285 Beaman et al. May 2008 A1
20080106291 Beaman et al. May 2008 A1
20080106872 Beaman et al. May 2008 A1
20080111568 Beaman et al. May 2008 A1
20080111569 Beaman et al. May 2008 A1
20080111570 Beaman et al. May 2008 A1
20080112144 Beaman et al. May 2008 A1
20080112145 Beaman et al. May 2008 A1
20080112146 Beaman et al. May 2008 A1
20080112147 Beaman et al. May 2008 A1
20080112148 Beaman et al. May 2008 A1
20080112149 Beaman et al. May 2008 A1
20080116912 Beaman et al. May 2008 A1
20080116913 Beaman et al. May 2008 A1
20080116914 Beaman et al. May 2008 A1
20080116915 Beaman et al. May 2008 A1
20080116916 Beaman et al. May 2008 A1
20080117611 Beaman et al. May 2008 A1
20080117612 Beaman et al. May 2008 A1
20080117613 Beaman et al. May 2008 A1
20080121879 Beaman et al. May 2008 A1
20080123310 Beaman et al. May 2008 A1
20080129319 Beaman et al. Jun 2008 A1
20080129320 Beaman et al. Jun 2008 A1
20080132094 Beaman et al. Jun 2008 A1
20080150093 Jang et al. Jun 2008 A1
20080156518 Honer et al. Jul 2008 A1
20080157325 Chow Jul 2008 A1
20080164595 Wu et al. Jul 2008 A1
20080169548 Baek Jul 2008 A1
20080217708 Reisner Sep 2008 A1
20080246126 Bowles Oct 2008 A1
20080254571 Corisis Oct 2008 A1
20080280393 Lee et al. Nov 2008 A1
20080284045 Gerber et al. Nov 2008 A1
20080073756 Heitzer Dec 2008 A1
20080303124 Khan Dec 2008 A1
20080303153 Oi et al. Dec 2008 A1
20080308305 Kawabe Dec 2008 A1
20090008796 Eng et al. Jan 2009 A1
20090014876 Youn et al. Jan 2009 A1
20090032913 Haba Feb 2009 A1
20090057918 Kim Mar 2009 A1
20090085185 Byun et al. Apr 2009 A1
20090091009 Corisis et al. Apr 2009 A1
20090102063 Lee et al. Apr 2009 A1
20090127686 Yang et al. May 2009 A1
20090128176 Beaman et al. May 2009 A1
20090140415 Furuta Jun 2009 A1
20090152700 Kuan Jun 2009 A1
20090152706 Kuan Jun 2009 A1
20090155960 Chow Jun 2009 A1
20090166664 Park et al. Jul 2009 A1
20090166873 Yang et al. Jul 2009 A1
20090189288 Beaman et al. Jul 2009 A1
20090194829 Chung Aug 2009 A1
20090256229 Ishikawa et al. Oct 2009 A1
20090315579 Beaman et al. Dec 2009 A1
20100032822 Liao et al. Feb 2010 A1
20100044860 Haba et al. Feb 2010 A1
20100078795 Dekker et al. Apr 2010 A1
20100087035 Yoo Apr 2010 A1
20100193937 Nagamatsu et al. Aug 2010 A1
20100200981 Huang et al. Aug 2010 A1
20100258955 Miyagawa et al. Oct 2010 A1
20100289142 Shim et al. Nov 2010 A1
20100314748 Hsu et al. Dec 2010 A1
20100327419 Muthukumar et al. Dec 2010 A1
20110042699 Park et al. Feb 2011 A1
20110049728 Pagani Mar 2011 A1
20110068478 Pagaila et al. Mar 2011 A1
20110157834 Wang Jun 2011 A1
20110209908 Lin et al. Sep 2011 A1
20110215451 Yim Sep 2011 A1
20110215472 Chandrasekaran Sep 2011 A1
20120001336 Zeng et al. Jan 2012 A1
20120043655 Khor et al. Feb 2012 A1
20120063090 Hsiao et al. Mar 2012 A1
20120080787 Shah et al. Apr 2012 A1
20120086111 Iwamoto et al. Apr 2012 A1
20120126431 Kim et al. May 2012 A1
20120153444 Haga et al. Jun 2012 A1
20120184116 Pawlikowski et al. Jul 2012 A1
20120223429 Khan et al. Sep 2012 A1
20120280386 Sato Nov 2012 A1
20120306061 Tabatabai Dec 2012 A1
20120313239 Zohni Dec 2012 A1
20130001797 Choi et al. Jan 2013 A1
20130040423 Tung Feb 2013 A1
20130049218 Gong et al. Feb 2013 A1
20130070507 Yoon Mar 2013 A1
20130087915 Warren et al. Apr 2013 A1
20130093087 Chau Apr 2013 A1
20130093088 Chau Apr 2013 A1
20130153646 Ho Jun 2013 A1
20130168842 Park Jul 2013 A1
20130200524 Han et al. Aug 2013 A1
20130234317 Chen et al. Sep 2013 A1
20130256847 Park et al. Oct 2013 A1
20130323409 Read et al. Dec 2013 A1
20130328178 Bakalski et al. Dec 2013 A1
20140021583 Lo et al. Jan 2014 A1
20140035892 Shenoy et al. Feb 2014 A1
20140103527 Marimuthu et al. Apr 2014 A1
20140124949 Paek et al. May 2014 A1
20140175657 Oka et al. Jun 2014 A1
20140225248 Henderson Aug 2014 A1
20140239479 Start Aug 2014 A1
20140239490 Wang Aug 2014 A1
20140308907 Chen Oct 2014 A1
20140312503 Seo Oct 2014 A1
20150044823 Mohammed Feb 2015 A1
20150076714 Haba Mar 2015 A1
20150130054 Lee et al. May 2015 A1
20150145116 Uzoh May 2015 A1
20150206865 Yu et al. Jul 2015 A1
20150340305 Lo Nov 2015 A1
20150380376 Mathew et al. Dec 2015 A1
20160043813 Chen et al. Feb 2016 A1
20160172268 Katkar Jun 2016 A1
20160200566 Ofner et al. Jul 2016 A1
20160225692 Kim et al. Aug 2016 A1
20170117231 Awujoola et al. Apr 2017 A1
20170229432 Lin et al. Oct 2017 A1
Foreign Referenced Citations (146)
Number Date Country
1352804 Jun 2002 CN
1641832 Jul 2005 CN
1877824 Dec 2006 CN
101409241 Apr 2009 CN
101449375 Jun 2009 CN
101675516 Mar 2010 CN
101819959 Sep 2010 CN
102324418 Jan 2012 CN
102009001461 Sep 2010 DE
920058 Jun 1999 EP
1449414 Aug 2004 EP
2234158 Sep 2010 EP
S51-050661 May 1976 JP
59189069 Oct 1984 JP
61125062 Jun 1986 JP
S62158338 Jul 1987 JP
62-226307 Oct 1987 JP
1012769 Jan 1989 JP
64-71162 Mar 1989 JP
1118364 May 1989 JP
H04-346436 Dec 1992 JP
06268015 Sep 1994 JP
H06268101 Sep 1994 JP
H06333931 Dec 1994 JP
07-122787 May 1995 JP
09505439 May 1997 JP
H1065054 Mar 1998 JP
H10135220 May 1998 JP
H10135221 May 1998 JP
11-074295 Mar 1999 JP
11135663 May 1999 JP
H11-145323 May 1999 JP
11251350 Sep 1999 JP
H11260856 Sep 1999 JP
11317476 Nov 1999 JP
2000156461 Jun 2000 JP
2000323516 Nov 2000 JP
3157134 Apr 2001 JP
2001196407 Jul 2001 JP
2001326236 Nov 2001 JP
2002050871 Feb 2002 JP
2002289769 Oct 2002 JP
2003122611 Apr 2003 JP
2003-174124 Jun 2003 JP
2003197668 Jul 2003 JP
2003307897 Oct 2003 JP
2003318327 Nov 2003 JP
2004031754 Jan 2004 JP
2004047702 Feb 2004 JP
2004048048 Feb 2004 JP
2004-172157 Jun 2004 JP
2004-200316 Jul 2004 JP
2004281514 Oct 2004 JP
2004-319892 Nov 2004 JP
2004327855 Nov 2004 JP
2004327856 Nov 2004 JP
2004343030 Dec 2004 JP
2005011874 Jan 2005 JP
2005033141 Feb 2005 JP
2005093551 Apr 2005 JP
2003377641 Jun 2005 JP
2005142378 Jun 2005 JP
2005175019 Jun 2005 JP
2003426392 Jul 2005 JP
2005183880 Jul 2005 JP
2005183923 Jul 2005 JP
2005203497 Jul 2005 JP
2005302765 Oct 2005 JP
2006108588 Apr 2006 JP
2006186086 Jul 2006 JP
2006344917 Dec 2006 JP
2007123595 May 2007 JP
2007-208159 Aug 2007 JP
2007194436 Aug 2007 JP
2007234845 Sep 2007 JP
2007287922 Nov 2007 JP
2007-335464 Dec 2007 JP
200834534 Feb 2008 JP
2008166439 Jul 2008 JP
2008171938 Jul 2008 JP
2008235378 Oct 2008 JP
2008251794 Oct 2008 JP
2008277362 Nov 2008 JP
2008306128 Dec 2008 JP
2009004650 Jan 2009 JP
2009044110 Feb 2009 JP
2009506553 Feb 2009 JP
2009508324 Feb 2009 JP
2009064966 Mar 2009 JP
2009088254 Apr 2009 JP
2009111384 May 2009 JP
2009528706 Aug 2009 JP
2009260132 Nov 2009 JP
2010103129 May 2010 JP
2010135671 Jun 2010 JP
2010192928 Sep 2010 JP
2010199528 Sep 2010 JP
2010206007 Sep 2010 JP
2011514015 Apr 2011 JP
2011166051 Aug 2011 JP
100265563 Sep 2000 KR
20010061849 Jul 2001 KR
2001-0094894 Nov 2001 KR
20020058216 Jul 2002 KR
20060064291 Jun 2006 KR
10-2007-0058680 Jun 2007 KR
20080020069 Mar 2008 KR
100865125 Oct 2008 KR
20080094251 Oct 2008 KR
100886100 Feb 2009 KR
20090033605 Apr 2009 KR
20090123680 Dec 2009 KR
20100033012 Mar 2010 KR
10-2010-0050750 May 2010 KR
20100062315 Jun 2010 KR
101011863 Jan 2011 KR
20120075855 Jul 2012 KR
101215271 Dec 2012 KR
20130048810 May 2013 KR
20150012285 Feb 2015 KR
200539406 Dec 2005 TW
200721327 Jun 2007 TW
200810079 Feb 2008 TW
200849551 Dec 2008 TW
200933760 Aug 2009 TW
201023277 Jun 2010 TW
201250979 Dec 2012 TW
I605558 Nov 2017 TW
9615458 May 1996 WO
02-13256 Feb 2002 WO
03-045123 May 2003 WO
2004077525 Sep 2004 WO
2006050691 May 2006 WO
2007101251 Sep 2007 WO
2007116544 Oct 2007 WO
2008065896 Jun 2008 WO
2008120755 Oct 2008 WO
2009096950 Aug 2009 WO
2009158098 Dec 2009 WO
2010014103 Feb 2010 WO
2010041630 Apr 2010 WO
2010101163 Sep 2010 WO
2012067177 May 2012 WO
2013059181 Apr 2013 WO
2013065895 May 2013 WO
2014107301 Jul 2014 WO
Non-Patent Literature Citations (71)
Entry
International Search Report and Written Opinion for PCT Appln. No. PCT/US2016/056526, dated Jan. 20, 2017.
U.S. Appl. No. 13/477,532, mailed May 22, 2012.
U.S. Office Action for U.S. Appl. No. 12/769,930, dated May 5, 2011.
3D Plus “Wafer Level Stack—WDoD”, [online] [Retrieved Aug. 5, 2010] Retrieved from internet: <http://www.3d-plus.com/techno-wafer-level-stack-wdod.php>, 2 pages.
Nritten Opinion for Appln. No. PCT/US2014/050125, dated Jul. 15, 2015.
Yoon, PhD, Seung Wook, “Next Generation Wafer Level Packaging Solution for 3D Integration,” May 2010, STATS ChipPAC Ltd.
International Search Report and Written Opinion for Appln. No. PCT/US2013/041981, dated Nov. 13, 2013.
International Search Report and Written Opinion for Appln. No. PCT/US2013/053437, dated Nov. 25, 2013.
International Search Report and Written Opinion for Appln. No. PCT/US2013/075672, dated Apr. 22, 2014.
International Search Report and Written Opinion for Appln. No. PCT/US2014/014181, dated Jun. 13, 2014.
International Search Report and Written Opinion for Appln. No. PCT/US2014/050125, dated Feb. 4, 2015.
International Search Report and Written Opinion for Appln. No. PCT/US2014/050148, dated Feb. 9, 2015.
International Search Report and Written Opinion for Appln. No. PCT/US2014/055695, dated Mar. 20, 2015.
International Search Report and Written Opinion for Appln. No. PCT/US2015/011715, dated Apr. 20, 2015.
International Preliminary Report on Patentability for Appln. No. PCT/US2014/055695, dated Dec. 15, 2015.
International Search Report and Written Opinion for Appln. No. PCT/US2016/056402, dated Jan. 31, 2017.
Japanese Office Action for Appln. No. 2013-509325, dated Oct. 18, 2013.
Japanese Office Action for Appln. No. 2013-520776, dated Apr. 21, 2015.
Japanese Office Action for Appln. No. 2013-520777, dated May 22, 2015.
Jin, Yonggang et al., “STM 3D-IC Package and 3D eWLB Development,” STMicroelectronics Singapore/STMicroelectronics France, May 21, 2010, 28 pages.
Kim et al., “Application of Through Mold Via (TMV) as PoP Base Package,” 2008, 6 pages.
Korean Office Action for Appn. 10-2011-0041843, dated Jun. 20, 2011.
Korean Office Action for Appn. 2014-7025992, dated Feb. 5, 2015.
Korean Search Report KR10-2010-0113271, dated Jan. 12, 2011.
Korean Search Report KR10-2011-0041843, dated Feb. 24, 2011.
Meiser, S., “Klein Und Komplex,” Elektronik Irl Press Ltd, DE, vol. 41, No. 1, Jan. 7, 1992 (Jan. 7, 1992) pp. 72-77, XP000277326, [ISR Appln. No. PCT/US2012/060402, dated Feb. 21, 2013 provides concise stmt. Of relevance).
Neo-Manhattan Technology, A Novel HDI Manufacturing Process, “High-Density Interconnects for Advanced Flex Substrates and 3-D Package Stacking,” IPC Flex & Chips Symposium, Tempe, AZ, Feb. 11-12, 2003, 34 pages.
North Corporation, Processed intra-Layer Interconnection Material for PWBs [Etched Copper Bump with Copper Foil], NMBITM, Version 2001.6.
NTK HTCC Package General Design Guide, Communication Media Components Group, NGK Spark Plug Co., Ltd., Komaki, Aichi, Japan, Apr. 2010, 32 pages.
Partial International Search Report from Invitation to Pay Additional Fees for Appln. No. PCT/US2012/028738, dated Jun. 6, 2012.
Partial International Search Report for Appln. No. PCT/US2012/060402, dated Feb. 21, 2013.
Partial International Search Report for Appln. No. PCT/US2013/026126, dated Jun. 17, 2013.
Partial International Search Report for Appln. No. PCT/US2013/075672, dated Mar. 12, 2014.
Partial International Search Report for Appln. No. PCT/US2014/014181, dated May 8, 2014.
Partial International Search Report for Appln. No. PCT/US2015/033004, dated Sep. 9, 2015.
Redistributed Chip Package (RCP) Technology, Freescale Semiconductor, 2005, 6 pages.
Taiwan Office Action for 102106326, dated Dec. 13, 2013.
Taiwan Office Action for 100125521, dated Dec. 20, 2013.
Taiwan Office Action for 100125522, dated Jan. 27, 2014.
Taiwan Office Action for 100141695, dated Mar. 19, 2014.
Taiwan Office Action for 100138311, dated Jun. 27, 2014.
Taiwan Office Action for 100140428, dated Jan. 26, 2015.
Taiwan Office Action for 102106326, dated Sep. 8, 2015.
Taiwan Office Action for 103103350, dated Mar. 21, 2016.
Bang, U.S. Appl. No. 10/656,534, filed Sep. 5, 2003.
Brochure, “High Performance BVA PoP Package for Mobile Systems,” Invensas Corporation, May 2013, 20 pages.
Brochure, “Invensas BVA PoP for Mobile Computing: Ultra High IO Without TSVs,” Invensas Corporation, Jun. 26, 2012, 4 pages.
Brochure, “Invensas BVA PoP for Mobile Computing: 100+ GB/s BVA PoP,” Invensas Corporation, c. 2012, 2 pages.
Campos et al., “System in Package Solutions Using Fan-Out Wafer Level Packaging Technology,” SEMI Networking Day, Jun. 27, 2013, 31 pages.
Chinese Office Action for Application No. 201180022247.8 dated Sep. 16, 2014.
Chinese Office Action for Application No. 201180022247.8 dated Apr. 14, 2015.
Chinese Office Action for Application No. 201310264264.3 dated May 12, 2015.
EE Times Asia “Freescale Cuts Die Area, Thickness with New Packaging Tech” [online] [Retrieved Aug. 5, 2010] Retrieved from internet: <http://www.eetasia.com/ART_8800428222_280300_NT_DEC52276.htm>, Aug. 3, 2006, 2 pages.
Extended European Search Report for Appln. No. EP13162975, dated Sep. 5, 2013.
IBM et al., “Method of Producing Thin-Film Wirings with Vias,” IBM Technical Disclosure Bulletin, Apr. 1, 1989, IBM Corp., (Thornwood), US-ISSN 0018-8689, vol. 31, No. 11, pp. 209-210, https://priorart.ip.com.
International Search Report for Appln. No. PCT/US2005/039716, dated Apr. 5, 2006.
International Search Report and Written Opinion for Appln. No. PCT/US2011/024143, dated Sep. 14, 2011.
Partial Search Report—Invitation to Pay Fees for Appln. No. PCT/US2011/024143, dated Jan. 17, 2012.
International Search Report and Written Opinion for Appln. No. PCT/US2011/060551, dated Apr. 18, 2012.
International Search Report and Written Opinion for Appln. No. PCT/US2011/044342, dated May 7, 2012.
International Search Report and Written Opinion for Appln. No. PCT/US2011/044346, dated May 11, 2012.
International Search Report and Written Opinion for Appln. No. PCT/US2012/060402, dated Apr. 2, 2013.
International Search Report and Written Opinion for Appln. No. PCT/US2013/026126, dated Jul. 25, 2013.
International Search Report and Written Opinion for Appln. No. PCT/US2013/052883, dated Oct. 21, 2013.
International Search Report and Written Opinion for Appln. No. PCT/US2017/064437, dated Mar. 29, 2018.
Ghaffarian Ph.D., Reza et al., “Evaluation Methodology Guidance for Stack Packages,” Jet Propulsion Laboratory, California Institute of Technology, Pasadena, CA, NASA, Oct. 2009, 44 pages.
International Search Report and Written Opinion for Appln. No. PCT/US2015/032679, dated Nov. 11, 2015.
International Search Report and Written Opinion for Appln. No. PCT/US2016/068297, dated Apr. 17, 2017.
Taiwan Search Report for 105128420, dated Sep. 26, 2017.
Chinese Office Action Search Report for Application No. 2014800551784 dated Jan. 23, 2018.
European Search Report for Appln. No. EP12712792, dated Feb. 27, 2018, 2 pages.
Related Publications (1)
Number Date Country
20170103968 A1 Apr 2017 US
Provisional Applications (1)
Number Date Country
62240443 Oct 2015 US