The present invention relates to semiconductor packaging and more particularly to a semiconductor device having solder wettable side-walls or ‘flanks’ to facilitate inspection of solder joints when the semiconductor device is mounted on a substrate or circuit board using a surface-mount technology (SMT) process.
Due to the manner in which semiconductor devices such as QFN (Quad Flat No lead) packages are singulated with a saw blade the surface of the exposed lead frame flank is flush with the molding compound such that solder does not readily climb-up or “wick” the flank or side-walls of the package meaning that the QFN package is not flank wettable.
In view of the foregoing it would be desirable to have a QFN device that is solder wettable at its side walls or flanks to facilitate inspection of solder joints when the package is mounted such as to a printed circuit board (PCB) using an SMT process.
The following detailed description of a preferred embodiment of the invention will be better understood when read in conjunction with the appended drawings. The present invention is illustrated by way of example and is not limited by the accompanying figures in which like references indicate similar elements. It is to be understood that the drawings are not to scale and have been simplified for ease of understanding the invention.
According to the present invention there is provided a process for producing a flank wettable semiconductor device including: providing a lead frame or substrate panel, at least partially undercutting the lead frame or substrate panel with a first cutting tool to expose a flank of said lead frame, and applying a coating of tin or tin alloy to said exposed flank prior to singulating the lead frame or substrate panel into individual semiconductor devices.
The process may include electrically interconnecting lead frame flanks associated with adjacent semiconductor devices before applying the coating of tin or alloy. The lead frame flanks may be electrically interconnected by a wire bonding step.
The process may include saw singulating the substrate panel into individual semiconductor devices, wherein the saw singulating step includes cutting the substrate panel with a second cutting tool to separate the panel into the individual semiconductor devices. The second cutting tool preferably is narrower than the first cutting tool. The tin coating may be performed by electro-plating or electro-deposition.
The present invention also provides a saw QFN semiconductor device assembled by a method as described above.
Referring now to
Step 31 is followed by a wire bond step 32 which differs from the conventional wire-bond step 12 in that as well as connecting die bond pads to leads of the lead frame, it also electrically interconnects with connecting wires lead frame leads between adjacent QFN devices.
The wire bond step 32 is illustrated in
Wire bond step 32 is followed by an encapsulation or molding step 33 in which the lead frame and die assembly is covered with a mold compound 46, as is known in the art. After the molding step 33, a laser marking and de-tape step 34 are performed. Steps 33 and 34 are comparable to steps 13, 14 of the conventional process described with reference to
Step 34 is followed by a first saw step 35 during which material (e.g. copper) of the lead frame below the additional wire 45 is sawn away. The connecting wire 45 and molding compound 46 are not separated so that the semiconductor panel is rigid enough for handling. Saw step 35 is a first step of a two step sawing process that leads to singulation of the panel into individual semiconductor devices. Saw step 35 is performed by a first cutting tool that partially undercuts the semiconductor panel to form a partial undercut 50 as shown in
Following the tin plating step 36 the semiconductor panel is singulated in step 37 into individual semiconductor devices such as with a saw (see also
As is evident from the foregoing discussion, the present invention provides a method of producing a flank wettable semiconductor device. While the preferred embodiments of the invention have been illustrated and described, it will be clear that the invention is not limited to these embodiments only. Numerous modifications, changes, variations, substitutions and equivalents will be apparent to those skilled in the art without departing from the spirit and scope of the invention as defined in the claims.
Number | Date | Country | Kind |
---|---|---|---|
2011 1 0162405 | May 2011 | CN | national |
Number | Name | Date | Kind |
---|---|---|---|
6238952 | Lin | May 2001 | B1 |
6261864 | Jung et al. | Jul 2001 | B1 |
6306685 | Liu et al. | Oct 2001 | B1 |
6333252 | Jung et al. | Dec 2001 | B1 |
6342730 | Jung et al. | Jan 2002 | B1 |
6495909 | Jung et al. | Dec 2002 | B2 |
6528893 | Jung et al. | Mar 2003 | B2 |
6608366 | Fogelson et al. | Aug 2003 | B1 |
6700188 | Lin | Mar 2004 | B2 |
6861295 | Jung et al. | Mar 2005 | B2 |
7023074 | Li et al. | Apr 2006 | B2 |
7033866 | Chow et al. | Apr 2006 | B2 |
7105383 | Vo et al. | Sep 2006 | B2 |
7348269 | Tanaka et al. | Mar 2008 | B2 |
7382045 | Osako et al. | Jun 2008 | B2 |
7397112 | Sato et al. | Jul 2008 | B2 |
7402459 | Xiaochun et al. | Jul 2008 | B2 |
7405104 | Minamio et al. | Jul 2008 | B2 |
7405106 | Maloney et al. | Jul 2008 | B2 |
7405945 | Miura | Jul 2008 | B2 |
7413934 | Tellkamp | Aug 2008 | B2 |
7423337 | Patwardhan et al. | Sep 2008 | B1 |
7456049 | Miyata | Nov 2008 | B2 |
7458054 | Hara | Nov 2008 | B2 |
7462870 | Nakashima | Dec 2008 | B2 |
20050029638 | Ahn | Feb 2005 | A1 |
20050116321 | Li et al. | Jun 2005 | A1 |
20070126092 | San Antonio | Jun 2007 | A1 |
20080268578 | Shimanuki et al. | Oct 2008 | A1 |
20110244629 | Gong et al. | Oct 2011 | A1 |
20120032352 | Huening | Feb 2012 | A1 |
Number | Date | Country |
---|---|---|
2000-294719 | Oct 2000 | JP |
2007-214185 | Aug 2007 | JP |
2009125250 | Oct 2009 | WO |
Number | Date | Country | |
---|---|---|---|
20120292755 A1 | Nov 2012 | US |