Embodiments of the present invention generally relate to the field of integrated circuit package design and, more particularly, to integrated circuit packages including high density bump-less build up layers and a lesser density core or coreless substrate.
With shrinking transistor size and more functionality incorporated into microelectronic devices, die to package substrate interconnect geometries will also need to be reduced. Currently, the die is connected to the package substrate using a solder joint connection commonly referred to as a flip-chip connection. Traditional flip chip processes become increasingly complex as bump pitch reduces because of the difficulty in under filling the space between the flip chip bumps.
The present invention is illustrated by way of example and not limitation in the figures of the accompanying drawings in which like references indicate similar elements, and in which:
In the following description, for purposes of explanation, numerous specific details are set forth in order to provide a thorough understanding of the invention. It will be apparent, however, to one skilled in the art that embodiments of the invention can be practiced without these specific details. In other instances, structures and devices are shown in block diagram form in order to avoid obscuring the invention.
Reference throughout this specification to “one embodiment” or “an embodiment” means that a particular feature, structure or characteristic described in connection with the embodiment is included in at least one embodiment of the present invention. Thus, appearances of the phrases “in one embodiment” or “in an embodiment” in various places throughout this specification are not necessarily all referring to the same embodiment. Furthermore, the particular features, structures or characteristics may be combined in any suitable manner in one or more embodiments.
Microelectronic die 102 is intended to represent any type of integrated circuit die. In one embodiment, microelectronic die 102 is a multi-core microprocessor. Microelectronic die 102 includes an active surface 104 which contains the electrical connections necessary to operate microelectronic die 102.
Microelectronic die 102 is held in place on at least one side by encapsulation material 106. Encapsulation material 106 includes at least one surface substantially planar to active surface 104. In one embodiment, active surface 104 is placed on a holding plate while encapsulation material 106 is disposed around microelectronic die 102. Encapsulation material 106 may extend over the back side (opposite active surface 104) of microelectronic die 102.
Microelectronic package core 108 may be included in first integrated circuit package element 100 to provide mechanical support and stability during the build-up process. Microelectronic package core 108 may have an opening in which microelectronic die 102 is disposed. In one embodiment microelectronic package core 108 is not included in first integrated circuit package element 100, and encapsulation material 106 may be used to a greater extent.
First dielectric material layer 110 is disposed on at least a portion of active surface 104 and encapsulation material 106. Build-up layers 112 are subsequently disposed on first dielectric material layer 110 using well known processing methods.
Conductive traces 114 are disposed on first dielectric material layer 110 and build-up layers 112 and are in electrical contact with active surface 104. Conductive contacts 116 couple with conductive traces 114 and allow first integrated circuit package element 100 to be electrically coupled, for example by a solder connection, to second integrated circuit package element 200, which is described below. In one embodiment, conductive contacts 116 include solder bumps. In another embodiment, conductive contacts 116 include lands.
Second integrated circuit package element 200 is coupled with first integrated circuit package element 100 to form an integrated circuit package. Second integrated circuit package element 200 may include a substrate core 202 to provide mechanical support. Well known processing methods may be utilized to form upper build-up layers 204 and lower build-up layers 206. In one embodiment, substrate core 202 is not included in second integrated circuit package element 200, and build-up layers alone, for example a multi-layer organic substrate, may be utilized.
Top conductive contacts 212 are disposed on top surface 208. Top conductive contacts 212 allow second integrated circuit package element 200 to be electrically coupled, for example by a solder connection, to first integrated circuit package element 100. In one embodiment, top conductive contacts 212 include solder bumps. In another embodiment, top conductive contacts 212 include lands.
Bottom conductive contacts 214 are disposed on bottom surface 208. Bottom conductive contacts 212 allow second integrated circuit package element 200 to be electrically coupled, for example by a socket connection, to other devices, for example a printed circuit board. In one embodiment, bottom conductive contacts 214 comprise a land grid array. In another embodiment, bottom conductive contacts 214 comprise a ball grid array. In another embodiment, bottom conductive contacts 214 comprise a pin grid array.
Conductive traces 216 are routed through second integrated circuit package element 200 to conductively couple top conductive contacts 212 with bottom conductive contacts 214.
Embedded components 218 may be included in the substrate of second integrated circuit package element 200. In one embodiment, embedded components 218 include at least one memory device. In another embodiment, embedded components 218 include at least one discrete component such as a capacitor, inductor, resistor, logic device or the like.
Second integrated circuit package element 200 is designed to transmit signals from a top pitch 220 to a bottom pitch 222. In one embodiment, top pitch 220 is as fine as practicable to be able to form solder joint connections between first integrated circuit package element 100 and second integrated circuit package element 200. In one embodiment, top pitch 220 is from about 80 to about 130 micrometers. In one embodiment, bottom pitch 222 is from about 400 to about 800 micrometers.
Processor(s) 402 may represent any of a wide variety of control logic including, but not limited to one or more of a microprocessor, a programmable logic device (PLD), programmable logic array (PLA), application specific integrated circuit (ASIC), a microcontroller, and the like, although the present invention is not limited in this respect. In one embodiment, processors(s) 402 are Intel® compatible processors. Processor(s) 402 may have an instruction set containing a plurality of machine level instructions that may be invoked, for example by an application or operating system.
Memory controller 404 may represent any type of chipset or control logic that interfaces system memory 406 with the other components of electronic appliance 400. In one embodiment, the connection between processor(s) 402 and memory controller 404 may be a point-to-point serial link. In another embodiment, memory controller 404 may be referred to as a north bridge.
System memory 406 may represent any type of memory device(s) used to store data and instructions that may have been or will be used by processor(s) 402. Typically, though the invention is not limited in this respect, system memory 406 will consist of dynamic random access memory (DRAM). In one embodiment, system memory 406 may consist of Rambus DRAM (RDRAM). In another embodiment, system memory 406 may consist of double data rate synchronous DRAM (DDRSDRAM).
Input/output (I/O) controller 408 may represent any type of chipset or control logic that interfaces I/O device(s) 412 with the other components of electronic appliance 400. In one embodiment, I/O controller 408 may be referred to as a south bridge. In another embodiment, I/O controller 408 may comply with the Peripheral Component Interconnect (PCI) Express™ Base Specification, Revision 1.0a, PCI Special Interest Group, released Apr. 15, 2003.
Network controller 410 may represent any type of device that allows electronic appliance 400 to communicate with other electronic appliances or devices. In one embodiment, network controller 410 may comply with a The Institute of Electrical and Electronics Engineers, Inc. (IEEE) 802.11b standard (approved Sep. 16, 1999, supplement to ANSI/IEEE Std 802.11, 1999 Edition). In another embodiment, network controller 410 may be an Ethernet network interface card.
Input/output (I/O) device(s) 412 may represent any type of device, peripheral or component that provides input to or processes output from electronic appliance 400.
In the description above, for the purposes of explanation, numerous specific details are set forth in order to provide a thorough understanding of the present invention. It will be apparent, however, to one skilled in the art that the present invention may be practiced without some of these specific details. In other instances, well-known structures and devices are shown in block diagram form.
Many of the methods are described in their most basic form but operations can be added to or deleted from any of the methods and information can be added or subtracted from any of the described messages without departing from the basic scope of the present invention. Any number of variations of the inventive concept is anticipated within the scope and spirit of the present invention. In this regard, the particular illustrated example embodiments are not provided to limit the invention but merely to illustrate it. Thus, the scope of the present invention is not to be determined by the specific examples provided above but only by the plain language of the following claims.
Number | Name | Date | Kind |
---|---|---|---|
5761044 | Nakajima | Jun 1998 | A |
6154366 | Ma et al. | Nov 2000 | A |
6271469 | Ma | Aug 2001 | B1 |
6423570 | Ma et al. | Jul 2002 | B1 |
6461895 | Liang et al. | Oct 2002 | B1 |
6462895 | Hunter | Oct 2002 | B2 |
6489185 | Towle et al. | Dec 2002 | B1 |
6504242 | Deppisch et al. | Jan 2003 | B1 |
6535388 | Garcia | Mar 2003 | B1 |
6555906 | Towle et al. | Apr 2003 | B2 |
6586276 | Towle | Jul 2003 | B2 |
6586822 | Vu et al. | Jul 2003 | B1 |
6586836 | Ma | Jul 2003 | B1 |
6617682 | Ma | Sep 2003 | B1 |
6706553 | Towle et al. | Mar 2004 | B2 |
6709898 | Towle | Mar 2004 | B1 |
6710444 | Xie et al. | Mar 2004 | B2 |
6713859 | Ma | Mar 2004 | B1 |
6734534 | Li | May 2004 | B1 |
6794223 | Ma | Sep 2004 | B2 |
6825063 | Vu et al. | Nov 2004 | B2 |
6841413 | Liu | Jan 2005 | B2 |
6888240 | Towle | May 2005 | B2 |
6894399 | Vu | May 2005 | B2 |
6902950 | Ma et al. | Jun 2005 | B2 |
6964889 | Ma et al. | Nov 2005 | B2 |
6970362 | Chakravorty | Nov 2005 | B1 |
7045890 | Xie et al. | May 2006 | B2 |
7067356 | Towle et al. | Jun 2006 | B2 |
7071024 | Towle | Jul 2006 | B2 |
7078788 | Vu et al. | Jul 2006 | B2 |
7095108 | Palanduz | Aug 2006 | B2 |
7102367 | Yamagishi et al. | Sep 2006 | B2 |
7173329 | Frutschy et al. | Feb 2007 | B2 |
7183658 | Towle et al. | Feb 2007 | B2 |
7189596 | Mu et al. | Mar 2007 | B1 |
7279795 | Periaman et al. | Oct 2007 | B2 |
7288841 | Yamano | Oct 2007 | B2 |
7335608 | Tanikella | Feb 2008 | B2 |
7335979 | Walk | Feb 2008 | B2 |
7371975 | Dory et al. | May 2008 | B2 |
7391110 | Cornelius | Jun 2008 | B2 |
7416918 | Ma | Aug 2008 | B2 |
7420273 | Liu et al. | Sep 2008 | B2 |
7446389 | Cornelius | Nov 2008 | B2 |
7456459 | Wan | Nov 2008 | B2 |
7579848 | Bottoms et al. | Aug 2009 | B2 |
7594321 | Dory et al. | Sep 2009 | B2 |
7613007 | Amey et al. | Nov 2009 | B2 |
7714233 | Kawamura et al. | May 2010 | B2 |
7738258 | Ohno et al. | Jun 2010 | B2 |
7741150 | Leow et al. | Jun 2010 | B2 |
7749882 | Kweon et al. | Jul 2010 | B2 |
7750248 | Inui et al. | Jul 2010 | B2 |
7808797 | Salama et al. | Oct 2010 | B2 |
7841076 | Fujii | Nov 2010 | B2 |
7863727 | Lake | Jan 2011 | B2 |
7872482 | Chong et al. | Jan 2011 | B2 |
7902660 | Lee et al. | Mar 2011 | B1 |
7932471 | Yamamoto et al. | Apr 2011 | B2 |
7999383 | Hollis | Aug 2011 | B2 |
8008767 | Wada et al. | Aug 2011 | B2 |
20020070443 | Mu et al. | Jun 2002 | A1 |
20020074641 | Towle et al. | Jun 2002 | A1 |
20020127769 | Ma et al. | Sep 2002 | A1 |
20020127780 | Ma et al. | Sep 2002 | A1 |
20020137263 | Towle et al. | Sep 2002 | A1 |
20030068852 | Towle et al. | Apr 2003 | A1 |
20030178722 | Xie et al. | Sep 2003 | A1 |
20030227077 | Towle et al. | Dec 2003 | A1 |
20040094830 | Vu et al. | May 2004 | A1 |
20040118604 | Dory et al. | Jun 2004 | A1 |
20040155352 | Ma | Aug 2004 | A1 |
20050136640 | Hu et al. | Jun 2005 | A1 |
20050280137 | Cornelius | Dec 2005 | A1 |
20050280145 | Cornelius | Dec 2005 | A1 |
20050285255 | Walk | Dec 2005 | A1 |
20050287714 | Walk et al. | Dec 2005 | A1 |
20060046475 | Wark et al. | Mar 2006 | A1 |
20060060956 | Tanikella | Mar 2006 | A1 |
20060138591 | Amey et al. | Jun 2006 | A1 |
20060138638 | Komatsu | Jun 2006 | A1 |
20060163740 | Ohno et al. | Jul 2006 | A1 |
20060191711 | Cho et al. | Aug 2006 | A1 |
20070057375 | Nakamura | Mar 2007 | A1 |
20070057475 | Nakamura | Mar 2007 | A1 |
20070074900 | Lee | Apr 2007 | A1 |
20070096292 | Machida | May 2007 | A1 |
20070125575 | Inui et al. | Jun 2007 | A1 |
20070152313 | Periaman et al. | Jul 2007 | A1 |
20070181992 | Lake | Aug 2007 | A1 |
20070245551 | Yeh | Oct 2007 | A1 |
20080017971 | Hollis | Jan 2008 | A1 |
20080041619 | Lee et al. | Feb 2008 | A1 |
20080050901 | Kweon et al. | Feb 2008 | A1 |
20080137314 | Salama et al. | Jun 2008 | A1 |
20080145622 | Roy et al. | Jun 2008 | A1 |
20080296697 | Hsu et al. | Dec 2008 | A1 |
20090001528 | Braunisch et al. | Jan 2009 | A1 |
20090008765 | Yamano et al. | Jan 2009 | A1 |
20090072382 | Guzek | Mar 2009 | A1 |
20090079064 | Tang et al. | Mar 2009 | A1 |
20090267212 | Wada et al. | Oct 2009 | A1 |
20110101491 | Skeete et al. | May 2011 | A1 |
Number | Date | Country |
---|---|---|
1470070 | Jan 2004 | CN |
1543675 | Nov 2004 | CN |
101802991 | Aug 2010 | CN |
101802991 | Apr 2014 | CN |
112008002459 | Nov 2010 | DE |
08-222690 | Aug 1996 | JP |
2003-163323 | Jun 2003 | JP |
2003163323 | Jun 2003 | JP |
2004-327940 | Nov 2004 | JP |
2004327940 | Nov 2004 | JP |
2004538619 | Dec 2004 | JP |
2006-245574 | Sep 2006 | JP |
2006245574 | Sep 2006 | JP |
2007503713 | Feb 2007 | JP |
2007-103939 | Apr 2007 | JP |
2007103939 | Apr 2007 | JP |
8222690 | Aug 2012 | JP |
0249103 | Jun 2002 | WO |
WO-0249103 | Jun 2002 | WO |
2005020651 | Mar 2005 | WO |
WO-2005020651 | Mar 2005 | WO |
2009042463 | Apr 2009 | WO |
Entry |
---|
International Search Report for corresponding matter P26292PCT, dated Feb. 20, 2009. |
International Preliminary Report on Patentability for corresponding matter P26292PCT, dated Apr. 8, 2010. |
Office Action received for German Patent Application No. DE 112008002459.6, dated Jun. 6, 2011, 5 pages. |
Office Action received for Korean Patent Application No. 10-2010-7006459, dated May 31, 2011, 5 pages of Korean Office Action including 2 pages of English Translation. |
Ma et al.; “Direct Build-Up Layer on an Encapsulated Die Package”, U.S. Appl. No. 09/640,961, filed Aug. 16, 2000, 70 pages. |
Office Action received for Chinese Patent Application No. 200880106620.6, dated Aug. 2, 2011, 17 pages of Chinese Office Action including 11 pages of English Translation. |
Office Action received for Japanese Patent Application No. 2010-523204, dated Sep. 6, 2011, 9 pages of Japanese Office Action including 5 pages of English Translation. |
“Chinese Application Serial No. 200880106620.6, Office Action dated Jan. 30, 2013”, w/English Translation, 6 pgs. |
“Chinese Application Serial No. 200880106620.6, Response filed Jun. 13, 2013 to Office Action dated Jan. 30, 2013”, w/English Claims, 10 pgs. |
“Japanese Application Serial No. 2010-523204, Examiners Decision of Final Refusal dated Sep. 25, 2012”, With English Translation, 7 pgs. |
“Japanese Application Serial No. 2010-523204, Office Action dated May 21, 2012”, w/English Translation, 10 pgs. |
“Taiwanese Application Serial No. 097136112, Statement of Reasons for Re-examination filed Jun. 21, 2013”, w/English Claims, 13 pgs. |
“Taiwanese Application Serial No. 097136112, Office Action dated May 7, 2013”, w/English Translation, 18 pgs. |
“Taiwanese Application Serial No. 097136112, Response filed Aug. 17, 2012 to Office Action dated May 16, 2012”, 7 pgs. |
“Chinese Application Serial No. 200880106620.6, Response filed Dec. 16, 2011 to Office Action dated Aug. 2, 2011”, w/English claims, 8 pgs. |
“German Application Serial No. 112008002459.6, Office Action dated Jun. 9. 2011”, w/English claims, 12 pgs. |
“German Application Serial No. 112008002459.6, Response filed Jan. 27, 2012 to Office Action dated Jun. 1, 2011”, w/English claims, 21 pgs. |
“Japanese Application Serial No. 2010-523204, Office Action dated Sep. 6, 2011”, w/English translation, 9 pgs. |
“Japanese Application Serial No. 2010-523204, Response filed Jan. 24, 2013 to Office Action dated Sep. 25, 2013”, w/English claims, 25 pages. |
“Japanese Application Serial No. 2010-523204, Response filed Sep. 13, 2013 to Office Action dated May 21, 2013”, w/English claims, 32 pgs. |
“Japanese Application Serial No. 2010-523204, Response filed Dec. 20, 2011 to Office Action dated Sep. 6, 2011”, w/English claims, 18 pgs. |
“Japanese Application Serial No. 2010-523204, Office Action dated Jan. 21, 2014”, 11 pgs. |
“Taiwanese Application Serial No. 097136112, Office Action dated Jan. 8, 2015”, 25 pgs. |
Number | Date | Country | |
---|---|---|---|
20110101491 A1 | May 2011 | US |