Claims
- 1. A semiconductor chip, comprising:a plurality of bonding pads located about periphery of the semiconductor chip, the bonding pads being positioned in at least four rows along each side of the semiconductor chip, the four rows comprising an inner row, a mid-inner row, a mid-outer row, and an outer row, wherein the inner row and the mid-inner row of the bonding pads consist of signal pads, and the outer row and the mid-outer row of the bonding pads consist of power pads and ground pads; a plurality of signal circuit macros being positioned inside the bonding pads of the semiconductor chip, wherein each of the signal circuit macros are positioned to align to the corresponding bonding pads; and a electro-static discharge clamping circuit ring being positioned between the signal circuit macros and the inner row of the bonding pads.
- 2. The semiconductor chip according to claim 1, wherein:the inner row and the mid-inner row of the bonding pads are positioned in an interlaced arrangement in relation to an edge of the chip; the mid-outer row of the bonding pads are positioned to align to the inner row of the bonding pads in a perpendicular direction to the edge of the chip; and the outer row of the bonding pads are positioned to align to the mid-inner row of the bonding pads in a perpendicular direction to the edge of the chip.
- 3. The semiconductor chip according to claim 1, wherein each of the signal circuit macros has a width substantially equal to a bonding pad pitch.
- 4. The semiconductor chip according to claim 1, wherein a power/ground circuit ring is provided above the signal circuits to supply power to the signal circuit macros.
- 5. The semiconductor chip according to claim 1, wherein the semiconductor chip is suited to a flip chip structure.
- 6. The semiconductor chip according to claim 2, wherein the semiconductor chip is suited to a ball-grid array (BGA) package.
Priority Claims (1)
Number |
Date |
Country |
Kind |
90130915 |
Dec 2001 |
TW |
|
Parent Case Info
This application is a continuation of U.S. application Ser. No. 10/313,100, filed Dec. 5, 2002, now ABN, which is a divisional of U.S. application Ser. No. 10/142,476, filed May 10, 2002, now ABN, which claims the benefit of Taiwanese Patent Application No. 90130915 “INTERNAL CIRCUIT STRUCTURE OF SEMICONDUCTOR CHIP WITH ARRAY-TYPE BONDING PADS AND METHOD OF FABRICATING THE SAME.”
US Referenced Citations (9)
Non-Patent Literature Citations (1)
Entry |
U.S. patent application Ser. No. 10/434,788, Chen et al., filed May 8, 2003. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
10/313100 |
Dec 2002 |
US |
Child |
10/434787 |
|
US |