Claims
- 1. An electronic hybrid circuit which includes:
- (a) a first semiconductor substrate having an electronic circuit formed on a first surface thereof;
- (b) a second semiconductor substrate spaced from said first semiconductor substrate and having an electronic circuit formed on a first surface thereof;
- (c) a unitary volume of electrically insulating material secured to said first and second substrates, disposed therebetween and having a first surface, each of said first surfaces of said first semiconductor substrate, said second semiconductor substrate and said unitary volume being coplanar; and
- (d) interconnect lines disposed on said electrically insulating material, said interconnect lines extending onto and connected on said first surface of each of said first and second substrates.
- 2. A circuit as set forth in claim 1 wherein said first substrate and said second substrate are formed of different materials.
- 3. A circuit as set forth in claim 1 wherein each of said first and second semiconductor substrates has a second surface different from said first surface, further including a unitary heat sink support secured to said second surface of each of said first and second substrates.
- 4. A circuit as set forth in claim 2 wherein each of said first and second semiconductor substrates has a second surface different from said first surface, further including a unitary heat sink support secured to said second surface of each of said first and second substrates.
- 5. A circuit as set forth in claim 3 wherein said second surfaces of each of said substrates are coplanar.
- 6. A circuit as set forth in claim 4 wherein said second surfaces of each of said substrates are coplanar.
- 7. A circuit as set forth in claim 1 wherein each of said substrates includes pads on said first surface thereof, said interconnect lines being secured to said electrically insulating material and said first surfaces and coupled to predetermined ones of said pads.
- 8. A circuit as set forth in claim 2 wherein each of said substrates includes pads on said first surface thereof, said interconnect lines being secured to said electrically insulating material and said first surfaces and coupled to predetermined ones of said pads.
- 9. A circuit as set forth in claim 3 wherein each of said substrates includes pads on said first surface thereof, said interconnect lines being secured to said electrically insulating material and said first surfaces and coupled to predetermined ones of said pads.
- 10. A circuit as set forth in claim 4 wherein each of said substrates includes pads on said first surface thereof, said interconnect lines being secured to said electrically insulating material and said first surfaces and coupled to predetermined ones of said pads.
- 11. A circuit as set forth in claim 5 wherein each of said substrates includes pads on said first surface thereof, said interconnect lines being secured to said electrically insulating material and said first surfaces and coupled to predetermined ones of said pads.
- 12. A circuit as set forth in claim 6 wherein each of said substrates includes pads on said first surface thereof, said interconnect lines being secured to said electrically insulating material and said first surfaces and coupled to predetermined ones of said pads.
Parent Case Info
This application is a Continuation, of application Ser. No. 07/248,706, now abandoned, filed Sept. 26, 1988 which is a division of U.S. Ser. No. 053459 now U.S. Pat. No. 4,815,208.
US Referenced Citations (1)
Number |
Name |
Date |
Kind |
3747044 |
Vaccaro |
Jul 1973 |
|
Foreign Referenced Citations (2)
Number |
Date |
Country |
0019919 |
Jan 1893 |
GBX |
1220370 |
Jan 1971 |
GBX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
53459 |
May 1987 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
248706 |
Sep 1988 |
|