Claims
- 1. A low-pin-count chip package comprising:a die pad and a plurality of connection pads arranged about the periphery of the die pad, wherein the die pad and the connection pads have a T-shaped profile; a semiconductor chip disposed on the die pad and electrically coupled to the connection pads; a package body formed over the semiconductor chip and the connection pads in a manner that the lower surfaces of the die pad and the connection pads are exposed through the package body, and a protective metal flash on the lower surfaces of the die pad and the connection pads, wherein the T-shaped profile helps to lock the die pad and the connection pads in the package body.
- 2. The low-pin-count chip package as claimed in claim 1, wherein the protective metal flash comprises a layer of nickel covering the lower surfaces of the die pad and the connection pads, and a layer of metal selected from the group consisted of gold and palladium covering the nickel layer.
- 3. The low-pin-count chip package as claimed in claim 1, further comprising a metal coating substantially formed on the upper surfaces of the die pad and the connection pads.
- 4. The low-pin-count chip package as claimed in claim 3, wherein the metal coating comprises a layer of nickel covering the upper surfaces of the die pad and the connection pads, and a layer of metal selected from the group consisted of gold and palladium covering the nickel layer.
Parent Case Info
This application is a Divisional of application Ser. No. 09/478,008 filed Jan. 5, 2000 U.S. Pat. No. 6,333,252.
US Referenced Citations (9)
Foreign Referenced Citations (4)
Number |
Date |
Country |
03094430 |
Apr 1991 |
JP |
03094459 |
Apr 1991 |
JP |
03178152 |
Aug 1991 |
JP |
05129473 |
May 1993 |
JP |