Claims
- 1. A method of forming an interconnect circuit comprising the steps of:
- providing a free standing membrane formed of at least one layer of low stress dielectric; and
- forming a pattern of electrically conductive traces on the dielectric.
- 2. The method of claim 1, wherein the step of providing comprises:
- providing a dielectric substrate less than about 100 microns thick;
- forming films of polycrystalline silicon on both surfaces of the substrate; and
- etching away a portion of the substrate;
- wherein the pattern of electrically conductive traces are formed by patterning a metal film deposited on at least one of the films of polycrystalline silicon.
- 3. A method of forming an interconnect circuit comprising the steps of:
- forming a free standing membrane having at least one layer of low stress dielectric; and
- forming a pattern of electrically conductive traces on the dielectric.
- 4. The method of claim 3, wherein the step of forming a free standing membrane comprises:
- providing a dielectric substrate less than about 100 mils thick;
- forming films of polycrystalline silicon on both surfaces of the substrate; and
- etching away a portion of the substrate;
- wherein the pattern of electrically conductive traces are formed by patterning a metal film deposited on at least one of the films of polycrystalline silicon.
Parent Case Info
This application is a divisional of application Ser. No. 08/813,439, filed Mar. 10, 1997 (now U.S. Pat. No. 5,840,593), which is a continuation of Ser. No. 08/475,770, filed Jun. 7, 1995 (now U.S. Pat. No. 5,654,220), which is a continuation of Ser. No. 08/315,905, filed Sep. 30, 1994, now U.S. Pat. No. 5,869,354, which is a divisional of Ser. No. 07/865,412, filed Apr. 8, 1992 (now U.S. Pat. No. 5,354,695).
US Referenced Citations (6)
Divisions (2)
|
Number |
Date |
Country |
Parent |
813439 |
Mar 1997 |
|
Parent |
865412 |
Apr 1992 |
|
Continuations (2)
|
Number |
Date |
Country |
Parent |
475770 |
Jun 1995 |
|
Parent |
315905 |
Sep 1994 |
|