Memory element with a reactive metal layer

Information

  • Patent Grant
  • 10797106
  • Patent Number
    10,797,106
  • Date Filed
    Tuesday, May 14, 2019
    5 years ago
  • Date Issued
    Tuesday, October 6, 2020
    4 years ago
Abstract
A re-writeable non-volatile memory device including a re-writeable non-volatile two-terminal memory element (ME) having tantalum. The ME including a first terminal, a second terminal, a first layer of a conductive metal oxide (CMO), and a second layer in direct contact with the first layer. The second layer and the first layer being operative to store at least one-bit of data as a plurality of resistive states, and the first and second layer are electrically in series with each other and with the first and second terminals.
Description
FIELD OF THE INVENTION

The present invention relates generally to computer memory, and more specifically to memory fabrication.


DESCRIPTION OF THE RELATED ART

Memory can either be classified as volatile or nonvolatile. Volatile memory is memory that loses its contents when the power is turned off. In contrast, non-volatile memory does not require a continuous power supply to retain information. Most non-volatile memories use solid-state memory devices as memory elements.


Certain conductive metal oxides (CMOs), for example, can be used as solid-state memory devices. The CMOs can retain a resistive state after being exposed to an electronic pulse, which can be delivered through two terminals. U.S. Pat. No. 6,204,139, issued Mar. 20, 2001 to Liu et al., incorporated herein by reference for all purposes, describes some perovskite materials that exhibit such characteristics. The perovskite materials are also described by the same researchers in “Electric-pulse-induced reversible resistance change effect in magnetoresistive films,” Applied Physics Letters, Vol. 76, No. 19, 8 May 2000, and “A New Concept for Non-Volatile Memory: The Electric-Pulse Induced Resistive Change Effect in Colossal Magnetoresistive Thin Films,” in materials for the 2001 Non-Volatile Memory Technology Symposium, all of which are hereby incorporated by reference for all purposes. However, the materials described in the U.S. Pat. No. 6,204,139 are not generally applicable to RAM memory because the resistance of the material, when scaled to small dimensions, is considered to be too large to make a memory with fast access times.


In U.S. Pat. No. 6,531,371 entitled “Electrically programmable resistance cross point memory” by Hsu et al, incorporated herein by reference for all purposes, resistive cross point memory devices are disclosed along with methods of manufacture and use. The memory device comprises an active layer of perovskite material interposed between upper electrodes and lower electrodes.


Similarly, the IBM Zurich Research Center has also published three technical papers that discuss the use of metal oxide material for memory applications: “Reproducible switching effect in thin oxide films for memory applications,” Applied Physics Letters, Vol. 77, No. 1, 3 Jul. 2000, “Current-driven insulator-conductor transition and nonvolatile memory in chromium-doped SrTiO3 single crystals,” Applied Physics Letters, Vol. 78, No. 23, 4 Jun. 2001, and “Electric current distribution across a metal-insulator-metal structure during bistable switching,” Journal of Applied Physics, Vol. 90, No. 6, 15 Sep. 2001, all of which are hereby incorporated by reference for all purposes.


The discovery of the resistance-changing property of certain CMOs, however, is relatively recent and has not yet been implemented in a commercial memory product. There are continuing efforts to bring a true non-volatile RAM (nvRAM) to market.


SUMMARY OF THE INVENTION

The present invention generally provides a multi-resistive state element that is created by treating a conductive element. One embodiment is a memory array that includes a plurality of two-terminal memory plugs. Each two-terminal memory plug is operable to change from a high resistive state to a low resistive state upon application of a first write voltage and change from a low resistive state to a high resistive state upon application of a second write voltage. Furthermore, each two terminal memory plug includes a multi-resistive state element that has a conductive element and a reactive metal that reacts with the conductive element.


In yet another embodiment of the invention, the multi-resistive state element has a conductive element and a very thin layer of material that is less than 200 Å thick deposited on the conductive element.


In some embodiments of the invention, the conductive element is a conductive metal oxide and either the reactive metal or the very thin layer of material is Al, Ti, Mg, W, Fe, Cr, V, Zn, Ta or Mo. In other embodiments of the invention, the memory plug includes a top electrode and a bottom electrode. In yet other embodiments of the invention, the top electrode is Pt.





BRIEF DESCRIPTION OF THE DRAWINGS

The invention may best be understood by reference to the following description taken in conjunction with the accompanying drawings, in which:



FIG. 1A depicts a perspective view of an exemplary cross point memory array employing a single layer of memory;



FIG. 1B depicts a perspective view of an exemplary stacked cross point memory array employing four layer of memory;



FIG. 2A depicts a plan view of selection of a memory cell in the cross point array depicted in FIG. 1A;



FIG. 2B depicts a perspective view of the boundaries of the selected memory cell depicted in FIG. 2A;



FIG. 3 depicts a generalized representation of a memory cell that can be used in a transistor memory array;



FIG. 4 depicts an exemplary flow chart of various processing steps that could be involved in fabrication of a memory;



FIG. 5A is a chart of measurements across a multi-resistive state memory element after a layer of reactive metal has been deposited;



FIG. 5B is a chart depicting the double ramp voltage pulse used to for the measurements of FIG. 5A;



FIG. 5C depicts a graph of one example of a non-linear I-V characteristic of a discrete two-terminal memory element;



FIG. 6A depicts a schematic diagram of x-direction driver sets;



FIG. 6B depicts a schematic diagram of y-direction driver sets; and



FIG. 7 depicts an elevation view of an exemplary memory plug with five layers.





It is to be understood that, in the drawings, like reference numerals designate like structural elements. Also, it is understood that the depictions in the FIGS. are not necessarily to scale.


DETAILED DESCRIPTION

In the following description, numerous specific details are set forth to provide a thorough understanding of the present invention. It will be apparent, however, to one skilled in the art that the present invention may be practiced without some or all of these specific details. In other instances, well known process steps have not been described in detail in order to avoid unnecessarily obscuring the present invention.


The Memory Array


Conventional nonvolatile memory requires three terminal MOSFET-based devices. The layout of such devices is not ideal, usually requiring an area of at least 8f2 for each memory cell, where f is the minimum feature size. However, not all memory elements require three terminals. If, for example, a memory element is capable of changing its electrical properties (e.g., resistivity) in response to a voltage pulse, only two terminals are required. With only two terminals, a cross point array layout that allows a single cell to be fabricated to a size of 4f2 can be utilized. U.S. patent application, “Cross Point Memory Array Using Multiple Thin Films,” U.S. application Ser. No. 10/330,512, filed Dec. 26, 2002, now issued U.S. Pat. No. 6,753,561, incorporated herein by reference in its entirety and for all purposes, describes such a device.



FIG. 1A depicts a perspective view of an exemplary cross point memory array 100 employing a single layer of memory. A bottom layer of x-direction conductive array lines 105 is orthogonal to a top layer of y-direction conductive array lines 110. The x-direction conductive array lines 105 act as a first terminal and the y-direction conductive array lines 110 act as a second terminal to a plurality of memory plugs 115, which are located at the intersections of the conductive array lines 105 and 110. The conductive array lines 105 and 110 are used to both deliver a voltage pulse to the memory plugs 115 and carry current through the memory plugs 115 in order to determine their resistive states.


Conductive array line layers 105 and 110 can generally be constructed of any conductive material, such as aluminum, copper, tungsten or certain ceramics. Depending upon the material, a conductive array line would typically cross between 64 and 8192 perpendicular conductive array lines. Fabrication techniques, feature size and resistivity of material may allow for shorter or longer lines. Although the x-direction and y-direction conductive array lines can be of equal lengths (forming a square cross point array) they can also be of unequal lengths (forming a rectangular cross point array).



FIG. 2A illustrates selection of a memory cell 205 in the cross point array 100. The point of intersection between a single x-direction conductive array line 210 and a single y-direction conductive array line 215 uniquely identifies the single memory cell 205. FIG. 2B illustrates the boundaries of the selected memory cell 205. The memory cell is a repeatable unit that can be theoretically extended in one, two or even three dimensions. One method of repeating the memory cells in the z-direction (orthogonal to the x-y plane) is to use both the bottom and top surfaces of conductive array lines 105 and 110.



FIG. 1B depicts an exemplary stacked cross point array 150 employing four memory layers 155, 160, 165, and 170. The memory layers are sandwiched between alternating layers of x-direction conductive array lines 175, 180 and 185 and y-direction conductive array lines 190 and 195 such that each memory layer 155, 160, 165, and 170 is associated with only one x-direction conductive array line layer and one y-direction conductive array line layer. Although the top conductive array line layer 185 and bottom conductive array line layer 175 are only used to supply voltage to a single memory layer 155 and 170, the other conductive array line layers 180, 190, and 195 can be used to supply voltage to both a top and a bottom memory layer 155, 160, 165, or 170. U.S. patent application, “Re-Writable Memory With Multiple Memory Layers,” U.S. application Ser. No. 10/612,191, filed Jul. 1, 2003, now issued U.S. Pat. No. 6,906,939, incorporated herein by reference in its entirety for all purposes, describes stacked cross point arrays.


Referring back to FIG. 2B, the repeatable cell that makes up the cross point array 100 can be considered to be a memory plug 255, plus ½ of the space around the memory plug, plus ½ of an x-direction conductive array line 210 and ½ of a y-direction conductive array line 215. Of course, ½ of a conductive array line is merely a theoretical construct, since a conductive array line would generally be fabricated to the same width, regardless of whether one or both surfaces of the conductive array line was used. Accordingly, the very top and very bottom layers of conductive array lines (which use only one surface) would typically be fabricated to the same size as all other layers of conductive array lines.


One benefit of the cross point array is that the active circuitry that drives the cross point array 100 or 150 can be placed beneath the cross point array, therefore reducing the footprint required on a semiconductor substrate. U.S. patent application, “Layout Of Driver Sets In A Cross Point Memory Array,” U.S. application Ser. No. 10/612,733, filed Jul. 1, 2003, now issued U.S. Pat. No. 7,079,442, incorporated herein by reference in its entirety for all purposes, describes various circuitry that can achieve a small footprint underneath both a single layer cross point array 100 and a stacked cross point array 150. Further details of the peripheral circuitry are described in U.S. patent application, “An Adaptive Programming Technique for a Re-Writeable Conductive Memory Device,” U.S. application Ser. No. 10/680,508, filed Oct. 6, 2003, now issued U.S. Pat. No. 6,940,744, incorporated herein by reference in its entirety for all purposes. FIG. 6A depicts x-direction driver sets 605, 610, and 615 that are used to select specific x-direction conductive array lines in a X0 layer 175, X1 layer 180, and X2 layer 185. Although the X0 driver 605 and the X2 driver 615 can use identical logic, separate drivers are shown because of the difficulty in routing the single X0 driver 605 around a thru 650 that connects the X1 layer 180 to the X1 driver 610. FIG. 6B depicts y-direction driver sets 620 and 625 that are used to select specific y-direction conductive array lines in the y-direction conductive array line layers 190 and 195. The Y0 driver set 620 uses a thru 630 that goes through one ILD layer in order to connect with the Y0 layer 190. The Y1 driver set 625 uses a thru 635 that goes through three ILD layers in order to connect with the Y1 layer 195.


The cross point array is not the only type of memory array that can be used with a two-terminal memory element. For example, a two-dimensional transistor memory array can incorporate a two-terminal memory element. While the memory element in such an array would be a two-terminal device, the entire memory cell would be a three-terminal device.



FIG. 3 is a generalized diagrammatic representation of a memory cell 300 that can be used in a transistor memory array. Each memory cell 300 includes a transistor 305 and a memory plug 310. The transistor 305 is used to permit current from the data line 315 to access the memory plug 310 when an appropriate voltage is applied to the select line 320, which is also the transistor's gate. The reference line 325 might span two cells if the adjacent cells are laid out as the mirror images of each other. U.S. patent application, “Non-Volatile Memory with a Single Transistor and Resistive Memory Element,” U.S. application Ser. No. 10/249,848, filed May 12, 2003, now issued U.S. Pat. No. 6,856,536, incorporated herein by reference in its entirety for all purposes, describes the specific details of designing and fabricating a transistor memory array.


The Memory Plug


Each memory plug 255 or 310 contains a multi-resistive state element (described later) along with any other materials that may be desirable for fabrication or functionality. For example, the additional materials might include a non-ohmic device, as is described in application “High Density NVRAM,” U.S. application Ser. No. 10/360,005, filed Feb. 7, 2003, now issued U.S. Pat. No. 6,917,539, incorporated herein by reference in its entirety for all purposes. The non-ohmic device exhibits a very high resistance regime for a certain range of voltages (VNO− to VNO+) and a very low resistance regime for voltages above and below that range. The non-ohmic device, either alone or in combination with other elements, may cause the memory plug 255 or 310 to exhibit a non-linear resistive characteristic. Exemplary non-ohmic devices include three-film metal-insulator-metal (MIM) structures and back-to-back diodes in series.


Furthermore, as described in “Rewriteable Memory With Non-Linear Memory Element,” U.S. application Ser. No. 10/604,556, filed Jul. 30, 2003, now issued U.S. Pat. No. 6,870,755, incorporated herein by reference in its entirety for all purposes, it may also be possible for the memory cell exhibit non-linear characteristics without a separate non-ohmic device. It should be noted that since it is possible for a memory cell to exhibit non-linear characteristics the terms “resistive memory” and “resistive device” also apply to memories and devices showing non-linear characteristics, and can also be referred to as “conductive memory” and “conductive device.” While a non-ohmic device might be desirable in certain arrays, it may not be helpful in other arrays. Regardless, if certain treatments are used to improve the switching characteristics of the memory plug the treatments may also create an integrated non-ohmic device. Such a non-ohmic device may, therefore, be used even if it is not necessary in that type of array.


Electrodes will typically be desirable components of the memory plugs 255 or 310, a pair of electrodes sandwiching the multi-resistive state element. If the only purpose of the electrodes is as a barrier to prevent metal inter-diffusion, then a thin layer of metal, e.g. TIN, Pt, Au, Ag and Al could be used. However, conductive oxide electrodes may provide advantages beyond simply acting as a metal inter-diffusion barrier. U.S. patent application, “Conductive Memory Device With Barrier Electrodes,” U.S. application Ser. No. 10/682,277, filed Oct. 8, 2003, now issued U.S. Pat. No. 7,067,862, incorporated herein by reference in its entirety for all purposes, describes electrodes (formed either with a single layer or multiple layers) that prevent the diffusion of metals, oxygen, hydrogen and water, act as a seed layer in order to form a good lattice match with the conductive memory element, include adhesion layers, and reduce stress caused by uneven coefficients of thermal expansion, and provide other benefits. Additionally, the choice of electrode layers in combination with the multi-resistive state element layer may affect the properties of the memory plug 255 or 310, as is described in U.S. patent application, “Resistive Memory Device With A Treated Interface,” U.S. application Ser. No. 10/665,882, filed Sep. 19, 2003, now issued U.S. Pat. No. 7,326,979, incorporated herein by reference in its entirety for all purposes.


Typical electrodes 705, 715 and 725 (see FIG. 7) commonly used in fabrication include Pt, Au, Ag and Al. If the only purpose of the electrodes 705, 715 and 725 is as a barrier to prevent metal inter-diffusion, then a thin layer of metal, e.g. TIN, could be used. However, conductive oxide electrodes may provide advantages beyond simply acting as a metal inter-diffusion barrier.


For example, a conducting oxide electrode might modify the formation and migration of oxygen vacancies in the memory material. Oxygen vacancies can cause degradation of electrical properties in the multi-resistive state element 710 (see FIG. 7). A conducting oxide electrode can also withstand high temperature processing. Most metals either start oxidizing or combining with adjacent materials at temperatures above 400° C. Accordingly, fabrication processes above these temperatures can be considered to be high temperature processing. Additionally, conducting oxide electrodes will not degrade during operation. Regular metal electrodes may degrade due to the electric field and interaction between the metal atoms and the memory material atoms.


Examples of conductive oxides include LaSrCoO3, RuO2, IrO2, SrRuO3, LaNiO3 and doped strontium titanate (STO). The dopant used in STO can be either Nb or Ta to substitute for titanium atoms, or any rare earth such as La or Pr to substitute for strontium atoms. Generally, a conducting oxide electrode is metallic with resistivity below 1 Ω-cm.


Conducting oxide electrodes can be fabricated directly, or can be made with a material that is not initially an oxide, but is subsequently oxidized during further processing or operation. Ru and Ir are both examples of materials that can be oxidized during processing or operation.


Additionally, certain materials oxidize at a finite rate and allow dual layers to form. For example, Ir might be particularly well suited for making contact to an underlying conductive array line layer 105. When Ir is oxidized, the top of the Ir layer becomes IrO2. Since the IrO2 grows at a finite rate it becomes possible to control the oxidation so that a dual layer of Ir/IrO2 is formed. Such a dual layer could provide a good contact on the un-oxidized bottom while still forming an oxygen barrier on the oxidized top.


Furthermore, some conductive oxides electrodes form a good lattice match with the multi-resistive state element 710, and thus lower crystallization temperature for the resistive material. For example, if the multi-resistive state element 710 is STO, possible conductive oxide electrodes that make a good lattice match include doped STO, LaSrCoO3, and SrRuO3. If the multi-resistive state element 710 is PCMO, possible conductive oxide electrodes include the STO electrodes and also LaNiO3. A seed layer will often be used on top of the thin layer of metal. A seed layer will help the formation of the layer grown or deposited above it. For example, the seed layer could be on Pt, Ru, Ir or TiN. Some seed layer/metal layer matches include LaNiO3 or SrRuO3 on Pt, IrO2 on Ir, RuO2 on Ru, and Pt on TiN.


Another benefit to certain conductive oxide electrodes is that stress may be reduced by more closely matching the conductive oxide electrode's coefficient of thermal expansion to the multi-resistive state element 710.


The electrodes 705, 715 and 725 might be further improved by using a layer of metal such as platinum between the multi-resistive state element layer 710 and the conductive oxide electrode. Such implementations advantageously provide a good barrier with the conductive oxide, and a good contact with an adjacent metal layer.


Barrier layers are generally helpful to prevent inter-diffusion of atoms after different materials have been deposited. For example, barrier layers can block the diffusion of metals, oxygen, hydrogen or water. Binary oxides or nitrides with 2 elements and ternary oxides or nitrides with 3 elements are particularly suited to high temperature processing. Unlike a regular electrode like titanium that oxidizes and becomes non-conductive, titanium nitride will not oxidize and will remain conductive until about 500° C. Ternary oxides oxidize at even higher temperatures, typically about 50° C. higher than binary oxides. The rate of oxidation depends on the temperature and the oxygen partial pressure.


Examples of binary nitrides include titanium nitride, tantalum nitride and tungsten nitride. Examples of ternary nitrides include titanium silicon nitride, tantalum aluminum nitride, tantalum silicon nitride, and ruthenium titanium nitride. An example of a ternary oxide is ruthenium tantalum oxide.


As will be appreciated by those skilled in the art, an electrode may require other layers, in order to properly function. For example adhesion layers are sometimes necessary. An adhesion layer is used between a substrate and thin-film layer to improve adhesion of the thin-film layer to substrate. Pt does not stick well to SiO2, so a glue layer, such as Ti or TiO2, is used between them for better adhesion. Similarly, a sacrificial barrier layer is an oxide layer that is deposited for the sole purpose of capturing all the oxygen that could otherwise diffuse into other layers, such as the multi-resistive state element 710. The electrode 705 is considered to consist of everything in between x-direction conductive array line 210 and the multi-resistive state element 710, including any adhesion or sacrificial barrier layers, as required. Similarly, the electrode 715 consists of all layers between the multi-resistive state element 710 and the non-ohmic device 720 and the electrode 725 consists of everything in between the non-ohmic device 720 and the y-direction conductive array line 215.


For example, an electrode may include a TiN or TiAlN layer, an Ir layer and an IrO2 layer to have good metal barrier and oxygen barrier properties. However, such additional layers are only necessary to the extent they are required. Certain conductive oxide electrodes may provide multiple functions. For example, ternary nitrides and ternary oxides that have one component that is either ruthenium or iridium and another component that is either tantalum or titanium can act as both a barrier layer and a sacrificial high-temperature oxygen barrier.


It will be appreciated that the choice of electrode layers 705, 715 and 725 in combination with the multi-resistive state element layer 710 may affect the properties of the memory plug 255 or 310.


The multi-resistive state element will generally (but not necessarily) be crystalline—either as a single crystalline structure or a polycrystalline structure. One class of multi-resistive state element are perovskites that include two or more metals, the metals being selected from the group consisting of transition metals, alkaline earth metals and rare earth metals. The perovskites can be any number of compositions, including manganites (e.g., Pr0.7Ca0.3MnO3, Pr0.5Ca0.5MnO3 and other PCMOs, LCMOs, etc.), titanates (e.g., STO:Cr), zirconates (e.g., SZO:Cr), other materials such as Ca2Nb2O7:Cr, and Ta2O5:Cr, and high Tc superconductors (e.g., YBCO). Specifically, MnO3, when combined with the rare earth metals La, Pr or some combination thereof and the alkaline earth metals Ca, Sr or some combination thereof have been found to produce a particularly effective multi-resistive state element for use in the memory plug 255 or 310. The compounds that make up the perovskite class of multi-resistive state elements include both simple conductive metal oxides and complex conductive metal oxides. Further, some oxides that may not be conductive in their pure form may be used as they become conductive through the addition of dopants, or if they are used as a very thin layer (e.g., in the order of tens of Angstroms) in which case tunneling conduction can be achieved. Therefore, as will be appreciated by those skilled in the art, the terms “conductive memory,” “conductive element,” and “conductive device” can include devices that are fabricated with materials that are classified as insulators, but are thin enough to allow tunneling conduction.


Multi-resistive state elements, however, are not limited to perovskites. Specifically, any conductive element (composed of either a single material or a combination of materials) that has a hysteresis that exhibits a resistive state change upon application of a voltage while allowing non-destructive reads is a good candidate for a multi-resistive state element. A non-destructive read means that the read operation has no effect on the resistive state of the memory element. Measuring the resistance of a memory cell is accomplished by detecting either current after the memory cell is held to a known voltage, or voltage after a known current flows through the memory cell. Therefore, a multi-resistive state element that is placed in a high resistive state R0 upon application of −VW and a low resistive state R1 upon application of +VW should be unaffected by a read operation performed at −VR or +VR. In such materials a write operation is not necessary after a read operation. The same principle applies if more than one resistive state is used to store information (e.g., the multi-resistive state element has a high resistive state of R00, a medium-high resistive state of R01, a medium-low resistive state of R10 and a low resistive state of R11).


As described in U.S. patent application, “A 2-Terminal Trapped Charge Memory device with Voltage Switchable Multi-Level Resistance,” U.S. application Ser. No. 10/634,636, filed Aug. 4, 2003, now issued U.S. Pat. No. 7,038,935, incorporated herein by reference in its entirety for all purposes, trapped charges are one mechanism by which the hysteresis effect is created. Trapped charges can be encouraged with dopants, as described in U.S. patent application, “Multi-Resistive State Material that Uses Dopants,” U.S. application Ser. No. 10/604,606, filed Aug. 4, 2003, now issued U.S. Pat. No. 7,071,008, incorporated herein by reference in its entirety for all purposes.


Treating the Conductive Element


Properties of the multi-resistive state elements can be further enhanced, or even created, with certain treatments. For example, a reactive metal, such as Al, Ti, Mg, W, Fe, Cr, V, Zn, Ta or Mo can create a differential between the high resistive state and the low resistive state in a conductive metal oxide that does not exhibit switching properties in an untreated condition. Similarly, a reactive metal can enhance the switching properties of a conductive element that already exhibits switching properties. The reactive metal reacts with the conductive element and forms a layer of reacted metal, therefore creating a multi-resistive state element with enhanced properties. Furthermore, following the deposition of the reactive metal with an anneal (e.g., 400° C. in an argon (Ar) or similarly non-reactive environment) can give the memory plug a more stable structure.


The reactive metal can additionally create a non-ohmic device within the multi-resistive state element. Typically, the thicker the layer of reacted metal is, the greater the range of voltages VNO− to VNO+. However, there is a limit to how much reactive metal can diffuse and react with the conductive element.


For example, if 500 Å of Al were used on a PCMO perovskite, only the first 100 Å may fully react with the underlying conductive element. The unreacted portion of the reactive metal might then cause the memory plug to have degraded properties. Furthermore, the best switching properties may not coincide with the largest range of voltages VNO− to VNO+. Although most applications would use between 10 Å and 100 Å of reactive metal, between 25 Å and 50 Å would typically be preferred in most conditions. Those skilled in the art will appreciate that such reactive metal layers would be considered “very thin” layers. Very thin layers typically describe any layer that is less than 200 Å.


By monitoring current through a resistance set in series with the multi-resistive state element, and graphing this current versus an applied pulse shaped as a double ramp, an I-V curve can be obtained which shows the switching of the memory element in real time. This contrasts with standard I-V curves, which are taken with a very slow ramp, in the order of tens of millisecond, and only represent the DC functionality of the memory element. FIG. 5A is a chart of measurements across a multi-resistive state memory element after a layer of reactive metal has been deposited, using a pulse with a 10 μs positive ramp, 5 μs high or low level at +3.5 and −4V, and a 10 μs negative ramp, as shown in FIG. 5B.



FIG. 5C graphically depicts one example of a non-linear I-V characteristic 500 for a discrete re-writeable non-volatile two-terminal resistive memory element (e.g., memory element 255, 310, 710) having integral selectivity due to its non-linear I-V characteristics and the non-linear I-V characteristic is maintained regardless of the value of the data stored in the memory cell, that is the I-V characteristic of the memory element does not change from non-linear to linear as a function of the resistive state stored in the memory element. Therefore, the non-linear I-V characteristic of the memory element is non-linear for all values of stored data (e.g., resistive states). Voltage V applied across the memory element is plotted on the Y-axis and current density J through the memory element is plotted on the X-axis. Here, current through the memory element is a non-linear function of the applied voltage across the memory element. Accordingly, when voltages for data operations (e.g., read and write voltages) are applied across the memory element, current flow through the memory element does not significantly increase until after a voltage magnitude of about 2.0V (e.g., at ≈0.2 A/cm2) is reached (e.g., a read voltage of about 2.0V across the memory element). An approximate doubling of the voltage magnitude to about 4.0V does not double the current flow and results in a current flow of ≈0.3 A/cm2. The graph depicted is only an example and actual non-linear I-V characteristics will be application dependent and will depend on factors including but not limited to an area of the memory element (e.g., area determines the current density J) and the thin-film materials used in the memory element, just to name a few. The area of the memory element will be application dependent. Here, the non-linear I-V characteristic of the discrete memory element applies to both positive and negative values of applied voltage as depicted by the non-linear I-V curves in the two quadrants of the non-linear I-V characteristic 500. One advantage of a discrete re-writeable non-volatile two-terminal resistive memory element that has integral selectivity due to a non-linear I-V characteristic is that when the memory element is half-selected (e.g., one-half of the magnitude of a read voltage or a write voltage is applied across the memory element) during a data operation to a selected memory cell(s), the non-linear I-V characteristic is operative as an integral quasi-selection device and current flow through the memory element is reduced compared to a memory cell with a linear I-V characteristic. Therefore, a non-linear I-V characteristic can reduce data disturbs to the value of the resistive state stored in the memory element when the memory element is un-selected or is half-selected. In other embodiments, the memory element (e.g., memory element 100, 200) has a non-linear I-V characteristic for some values of the resistive state stored in the memory element and a linear I-V characteristic for other values of the resistive state stored in the memory element.


Fabrication



FIG. 4 is an exemplary flow chart of various processing steps that could be involved in fabrication of a memory. At 405, standard front end of line (FEOL) processes can be used to form the active circuitry that drives the cross point memory array. FEOL processes are generally defined as operations performed on a semiconductor wafer in the course of device manufacturing up to first metallization, and might end with chemical-mechanical polishing (CMP) of an inter-layer dielectric (ILD). Certain cross point arrays, especially those with active circuitry underneath the memory array, might also include various metallization layers in step 405. The metallization layers are used to electrically connect the active circuitry to the conductive array lines of the cross point array 100 or 150.


The next processing step at 410 is formation of contact holes through the ILD to appropriate positions in the active circuitry (or metallization layers in the case of some cross point arrays) followed by plug formation at 415. Certain transistor memory arrays may require these steps if, for example, the memory plug 310 were so wide that it would overlap the transistor's gate 320. Otherwise, the memory plug 310 could be formed directly on top of the semiconductor substrate 305.


Once the plugs are formed, a cross point array 100 or 150 would require that the conductive array lines be patterned on the wafer at 420. If refractory metals with relatively high resistivities are used for the conductive array lines, the maximum length and minimum cross-sectional area may be limited in comparison to aluminum or copper.


Another ILD layer could be deposited over the first layer of conductive array lines at 425. The dielectric layer can be deposited over the conductive array lines by plasma-enhanced chemical vapor deposition (PECVD) and then planarized by CMP to expose the top surfaces of the conductive array lines.


At 430 the memory plug formation begins. In the case of transistor memory array, the memory plug can be formed directly on the contact hole plugs. In the case of a cross point array, the memory plugs are formed on the bottom conductive array lines.


Regardless of the memory array, a memory plug generally begins with the deposition of the bottom electrodes at 430. At 435 the multi-resistive state elements are deposited, typically using high temperature processing (e.g., solution based spin on followed by high temperature anneal, pulsed laser deposition, sputtering, and metal-organic chemical vapor deposition). However, U.S. patent applications, “Laser Annealing of Complex Metal Oxides (CMO) Memory Materials for Non-Volatile Memory Integrated Circuits,” U.S. application Ser. No. 10/387,799, now issued U.S. Pat. No. 7,309,616, and “Low Temperature Deposition of Complex Metal Oxides (CMO) Memory Materials for Non-Volatile Memory Integrated Circuits,” U.S. application Ser. No. 10/387,773, now issued U.S. Pat. No. 7,063,984, both filed Mar. 13, 2003, and both incorporated herein by reference in their entireties for all purposes, describe fabrication techniques that may be able to be used in lieu of high temperature fabrication processes. If high temperature fabrication were used, then all the circuitry elements that were deposited before the multi-resistive state element would need to withstand those high temperatures. Using refractory metals are one technique that can be used to create elements that can endure high temperatures.


It should also be appreciated that fabrication of the multi-resistive state element might include additional techniques in order to ensure an effective memory device. For example, biasing the multi-resistive state element might be beneficial in order to ensure the hysteresis is presented in a certain direction. U.S. patent application, “Multi-Layer Conductive Memory Device,” U.S. application Ser. No. 10/605,757, filed Oct. 23, 2003, now issued U.S. Pat. No. 6,965,137, incorporated herein by reference in its entirety for all purposes describes using a multi-layered multi-resistive state element in order to encourage a hysteresis in a certain direction. As previously discussed, a reactive metal can also be a desirable addition to the multi-resistive state element.


At 440 another electrode is deposited on top of the multi-resistive state element. At 450 the optional non-ohmic device is formed. If the non-ohmic device is a MIM structure, a top electrode layer may or may not be necessary at 455. In addition, this top electrode layer could include a barrier layer to prevent metal inter-diffusion.


At 460 standard photolithography and appropriate multi-step etch processes could be used to pattern the memory/non-ohmic film stack into memory cell plugs. U.S. patent application, “Conductive Memory Stack With Non-Uniform Width,” U.S. application Ser. No. 10/605,963, now issued U.S. Pat. No. 7,009,235, filed Nov. 10, 2003, incorporated herein by reference in its entirety for all purposes describes an improved fabrication technique that includes etching a memory plug with a non-uniform width and using a sidewall layer around the memory plug.


At 465 depositing another ILD, which can then be planarized by CMP, fills in the spaces between the plugs. At 470 via holes are formed in the ILD. Via holes could be formed to connect the tops of the memory cell islands and are one mechanism that can be used to provide connections between metal interconnect layers. The via holes are then filled at 475.


The top layer(s) of conductive array lines could then be formed at 480. If there are no more memory elements to form at high temperature, the final layer(s) of conductive array lines may comprise aluminum, copper or other high conductivity metal.


Concluding Remarks


Although the invention has been described in its presently contemplated best mode, it is clear that it is susceptible to numerous modifications, modes of operation and embodiments, all within the ability and skill of those familiar with the art and without exercise of further inventive activity. For example, instead of limiting how much reactive metal is deposited on top of the multi-resistive state element, any excess unreacted material can simply be polished off with CMP. Accordingly, that which is intended to be protected by Letters Patent is set forth in the claims and includes all variations and modifications that fall within the spirit and scope of the claim.

Claims
  • 1. A re-writeable non-volatile memory device, comprising: a first terminal;a second terminal;a layer of a conductive metal oxide (CMO); anda layer of reactive metal in direct contact with the layer of CMO;wherein the layer of CMO and the layer of reactive metal are electrically in series with each other and with the first and second terminals.
  • 2. The re-writeable non-volatile memory device of claim 1, wherein: the CMO includes a first lattice structure; andthe reactive metal includes a second lattice structure that substantially matches the first lattice structure.
  • 3. The re-writeable non-volatile memory device of claim 1, wherein the direct contact between the CMO and the layer of reactive metal is operative to impart a non-linear I-V characteristic to the re-writeable non-volatile memory device.
  • 4. The re-writeable non-volatile memory device of claim 1, wherein the re-writeable non-volatile memory device includes a non-linear I-V characteristic for both a programming voltage applied across the first and second terminals and an erase voltage applied across the first and second terminals.
  • 5. The re-writeable non-volatile memory device of claim 1, wherein the re-writeable non-volatile memory device includes a non-linear I-V characteristic that is non-linear in both a positive quadrant and a negative quadrant of the non-linear I-V characteristic.
  • 6. The re-writeable non-volatile memory device of claim 1, wherein the CMO comprises a perovskite.
  • 7. The re-writeable non-volatile memory device of claim 1 and further comprising: a non-ohmic device (NOD) electrically in series with the re-writeable non-volatile memory device and the first and second terminals.
  • 8. The re-writeable non-volatile memory device of claim 1 and further comprising: an integral non-ohmic device (NOD) created by the direct contact between the layer of reactive metal and the CMO, wherein the integral NOD is electrically in series with the re-writeable non-volatile memory device and with the first and second terminals.
  • 9. The re-writeable non-volatile memory device of claim 1, wherein at least one of the layers comprises a transition metal.
  • 10. The re-writeable non-volatile memory device of claim 1, wherein the layer of reactive metal comprises an annealed layer.
  • 11. A method of fabricating a re-writeable non-volatile memory device, the method comprising: forming a first terminal;forming a second terminal;forming a layer of a conductive metal oxide (CMO), wherein the CMO comprises a perovskite; andforming a layer of reactive metal in direct contact with the layer of CMO;wherein the layer of CMO and the layer of reactive metal are electrically in series with each other and with the first and second terminals.
  • 12. The method of claim 11, wherein: the CMO includes a first lattice structure; andthe reactive metal includes a second lattice structure that substantially matches the first lattice structure.
  • 13. The method of claim 11, wherein the direct contact between the CMO and the layer of reactive metal is operative to impart a non-linear I-V characteristic to the re-writeable non-volatile memory device.
  • 14. The method of claim 11, wherein the re-writeable non-volatile memory device includes a non-linear I-V characteristic for both a programming voltage applied across the first and second terminals and an erase voltage applied across the first and second terminals.
  • 15. The method of claim 11, wherein the re-writeable non-volatile memory device includes a non-linear I-V characteristic that is non-linear in both a positive quadrant and a negative quadrant of the non-linear I-V characteristic.
  • 16. The method of claim 11, further comprising: providing a non-ohmic device (NOD) electrically in series with the re-writeable non-volatile memory device and the first and second terminals.
  • 17. The method of claim 11, further comprising: providing an integral non-ohmic device (NOD) created by the direct contact between the layer of reactive metal and the CMO, wherein the integral NOD is electrically in series with the re-writeable non-volatile memory device and with the first and second terminals.
  • 18. The method of claim 11, wherein at least one of the layers comprises a transition metal.
  • 19. A method of fabricating a re-writeable non-volatile memory device, the method comprising: forming a first terminal;forming a second terminal;forming a layer of a conductive metal oxide (CMO); andforming a layer of reactive metal in direct contact with the layer of CMO, wherein the layer of reactive metal comprises an annealed layer;wherein the layer of CMO and the layer of reactive metal are electrically in series with each other and with the first and second terminals.
CROSS REFERENCE TO RELATED APPLICATIONS

This application is a continuation of U.S. patent application Ser. No. 15/797,716, filed Oct. 30, 2017, which is a continuation of U.S. patent application Ser. No. 15/393,545, filed Dec. 29, 2016, which issued on Oct. 31, 2017 as U.S. Pat. No. 9,806,130, which is a continuation of U.S. patent application Ser. No. 14/850,702, filed Sep. 10, 2015, which issued on Feb. 14, 2017 as U.S. Pat. No. 9,570,515, which is a continuation of U.S. patent application Ser. No. 14/167,694, filed Jan. 29, 2014, which issued on Oct. 13, 2015 as U.S. Pat. No. 9,159,408, which is a continuation of U.S. patent application Ser. No. 13/272,985, filed Oct. 13, 2011, which issued on Mar. 18, 2014 as U.S. Pat. No. 8,675,389, which is a continuation of U.S. patent application Ser. No. 12/931,967, filed Feb. 15, 2011, now abandoned, which is a continuation of U.S. patent application Ser. No. 12/653,486, filed Dec. 14, 2009, which issued on Feb. 15, 2011 as U.S. Pat. No. 7,889,539, which is a continuation of U.S. patent application Ser. No. 12/286,723, filed Oct. 1, 2008, which issued on Dec. 15, 2009 as U.S. Pat. No. 7,633,790, which is a continuation of Ser. No. 12/215,958, filed Jun. 30, 2008, which issued on Nov. 22, 2011, as U.S. Pat. No. 8,062,942, which is a divisional of Ser. No. 11/473,005 filed Jun. 22, 2006, which issued on Jul. 1, 2008 as U.S. Pat. No. 7,394,679, which is a continuation of Ser. No. 10/773,549, filed Feb. 6, 2004, which issued on Jul. 25, 2006 as U.S. Pat. No. 7,082,052. The above-referenced applications are hereby incorporated by reference in their entirety.

US Referenced Citations (238)
Number Name Date Kind
3886577 Buckley May 1975 A
5296716 Ovshinsky et al. Mar 1994 A
5479317 Ramesh Dec 1995 A
5483482 Yamada et al. Jan 1996 A
5536947 Klersy et al. Jul 1996 A
5625587 Peng et al. Apr 1997 A
5719416 Yoshimori et al. Feb 1998 A
5835396 Zhang Nov 1998 A
5894135 Yamamoto et al. Apr 1999 A
5985757 Lee et al. Nov 1999 A
5991193 Gallagher et al. Nov 1999 A
6034882 Johnson et al. Mar 2000 A
6128214 Kuekes et al. Oct 2000 A
6140672 Arita et al. Oct 2000 A
6185121 O'Neill Feb 2001 B1
6185122 Johnson et al. Feb 2001 B1
6204139 Liu et al. Mar 2001 B1
6236076 Arita May 2001 B1
6259644 Tran et al. Jul 2001 B1
6326671 Nagano et al. Dec 2001 B1
6351406 Johnson et al. Feb 2002 B1
6385074 Johnson et al. May 2002 B1
6407953 Cleeves Jun 2002 B1
6420215 Knall et al. Jul 2002 B1
6458621 Beck Oct 2002 B1
6459095 Heath et al. Oct 2002 B1
6473332 Ignatiev et al. Oct 2002 B1
6487106 Kozicki Nov 2002 B1
6504753 Scheuerlein et al. Jan 2003 B1
6515888 Johnson et al. Feb 2003 B2
6515904 Moore et al. Feb 2003 B2
6522594 Scheuerlein Feb 2003 B1
6525953 Johnson Feb 2003 B1
6528365 Nagano et al. Mar 2003 B2
6531371 Hsu et al. Mar 2003 B2
6534403 Cleeves Mar 2003 B2
6545891 Tringali et al. Apr 2003 B1
6569745 Hsu May 2003 B2
6599796 Mei et al. Jul 2003 B2
6631085 Kleveland et al. Oct 2003 B2
6635603 Batlogg et al. Oct 2003 B1
6642539 Ramesh et al. Nov 2003 B2
6657888 Doudin et al. Dec 2003 B1
6693821 Hsu et al. Feb 2004 B2
6731528 Hush et al. May 2004 B2
6753561 Rinerson et al. Jun 2004 B1
6759249 Zhuang et al. Jul 2004 B2
6774054 Zhang et al. Aug 2004 B1
6777248 Nabatame et al. Aug 2004 B1
6788576 Roizin Sep 2004 B2
6807088 Tsuchida Oct 2004 B2
6816410 Kleveland et al. Nov 2004 B2
6822903 Scheuerlein et al. Nov 2004 B2
6825489 Kozicki Nov 2004 B2
6834013 Fan et al. Dec 2004 B2
6836421 Rinerson et al. Dec 2004 B2
6839269 Iwata et al. Jan 2005 B2
6850455 Rinerson et al. Feb 2005 B2
6855647 Beck et al. Feb 2005 B2
6856536 Rinerson et al. Feb 2005 B2
6859382 Rinerson et al. Feb 2005 B2
6882553 Nejad et al. Apr 2005 B2
6903361 Gilton Jun 2005 B2
6917539 Rinerson et al. Jul 2005 B2
6927430 Hsu Aug 2005 B2
6937505 Morikawa Aug 2005 B2
6939724 Zhuang et al. Sep 2005 B2
6940113 Hsu et al. Sep 2005 B2
6940744 Rinerson et al. Sep 2005 B2
6965137 Kinney et al. Nov 2005 B2
6970375 Rinerson et al. Nov 2005 B2
6972427 Roehr et al. Dec 2005 B2
6972985 Rinerson et al. Dec 2005 B2
6985378 Kozicki Jan 2006 B2
6998698 Inoue et al. Feb 2006 B2
7001846 Hsu Feb 2006 B2
7002197 Perner et al. Feb 2006 B2
7005717 Eisenbeiser et al. Feb 2006 B2
7009909 Rinerson et al. Mar 2006 B2
7020006 Chevallier et al. Mar 2006 B2
7022572 Scheuerlein et al. Apr 2006 B2
7023743 Nejad et al. Apr 2006 B2
7029924 Hsu et al. Apr 2006 B2
7046550 Reohr et al. May 2006 B1
7057914 Rinerson et al. Jun 2006 B2
7060586 Li et al. Jun 2006 B2
7075817 Rinerson et al. Jul 2006 B2
7079442 Rinerson et al. Jul 2006 B2
7082052 Rinerson et al. Jul 2006 B2
7141481 Hsu et al. Nov 2006 B2
7148533 Hsu et al. Dec 2006 B2
7177181 Scheuerlein Feb 2007 B1
7227775 Rinerson et al. Jun 2007 B2
7256415 Furukawa et al. Aug 2007 B2
7292957 Schell Nov 2007 B1
7326979 Rinerson et al. Feb 2008 B2
7339811 Nejad et al. Mar 2008 B2
7372753 Rinerson et al. May 2008 B1
7379364 Siau et al. May 2008 B2
7394679 Rinerson et al. Jul 2008 B2
7394680 Toda et al. Jul 2008 B2
7400006 Rinerson et al. Jul 2008 B1
7405960 Cho et al. Jul 2008 B2
7408212 Luan et al. Aug 2008 B1
7411811 Inoue Aug 2008 B2
7417271 Genrikh et al. Aug 2008 B2
7443711 Stewart et al. Oct 2008 B1
7457147 Rinerson et al. Nov 2008 B2
7460385 Gruber et al. Dec 2008 B2
7463546 Fasoli et al. Dec 2008 B2
7464621 Mathis et al. Dec 2008 B2
7498600 Cho et al. Mar 2009 B2
7505344 Scheuerlein Mar 2009 B2
7508695 Sugita Mar 2009 B2
7538338 Rinerson et al. May 2009 B2
7554873 Lee et al. Jun 2009 B2
7608467 Wu et al. Oct 2009 B2
7633790 Rinerson et al. Dec 2009 B2
7639521 Baek et al. Dec 2009 B2
7643344 Choi Jan 2010 B2
7701791 Rinerson et al. Apr 2010 B2
7706177 Petti Apr 2010 B2
7719876 Chevallier et al. May 2010 B2
7733685 Scheuerlein et al. Jun 2010 B2
7742323 Rinerson et al. Jun 2010 B2
7782650 Bertin et al. Aug 2010 B2
7842991 Cho et al. Nov 2010 B2
7884349 Rinerson et al. Feb 2011 B2
7889539 Rinerson et al. Feb 2011 B2
7898841 Chevallier et al. Mar 2011 B2
7902867 Mouttet Mar 2011 B2
7902868 Norman Mar 2011 B2
7902869 Carter Mar 2011 B1
7924608 Campbell Apr 2011 B2
7929345 Issaq Apr 2011 B2
7955871 Wu et al. Jun 2011 B2
7961494 Scheuerlein Jun 2011 B2
7983065 Samachisa Jul 2011 B2
7985963 Rinerson et al. Jul 2011 B2
8062942 Rinerson et al. Nov 2011 B2
8139409 Chevallier et al. Mar 2012 B2
8482958 Hayakawa et al. Jul 2013 B2
8675389 Chevallier Mar 2014 B2
8891276 Siau et al. Nov 2014 B2
8937292 Bateman Jan 2015 B2
9159408 Chevallier et al. Oct 2015 B2
9570515 Chevallier et al. Feb 2017 B2
9806130 Chevallier Oct 2017 B2
10340312 Chevallier et al. Jul 2019 B2
20010055838 Walker et al. Dec 2001 A1
20030003674 Hsu et al. Jan 2003 A1
20030003675 Hsu Jan 2003 A1
20030132456 Miyai et al. Jul 2003 A1
20030137869 Kozicki Jul 2003 A1
20030148545 Zhuang et al. Aug 2003 A1
20030151959 Tringali et al. Aug 2003 A1
20030156445 Zhuang et al. Aug 2003 A1
20040109353 Matsuoka Jun 2004 A1
20040141369 Noguchi Jul 2004 A1
20040159828 Rinerson et al. Aug 2004 A1
20040159867 Kinney et al. Aug 2004 A1
20040159868 Rinerson et al. Aug 2004 A1
20040159869 Rinerson et al. Aug 2004 A1
20040161888 Rinerson et al. Aug 2004 A1
20040170040 Rinerson et al. Sep 2004 A1
20040180507 Zhang et al. Sep 2004 A1
20050018516 Chevallier et al. Jan 2005 A1
20050135148 Chevallier et al. Jun 2005 A1
20050151156 Wu et al. Jul 2005 A1
20050174835 Rinerson et al. Aug 2005 A1
20050243595 Rinerson et al. Nov 2005 A1
20050269626 Forbes Dec 2005 A1
20060018149 Rinerson et al. Jan 2006 A1
20060023497 Kawazoe et al. Feb 2006 A1
20060050598 Rinerson et al. Mar 2006 A1
20060054937 Lucovsky et al. Mar 2006 A1
20060131695 Kuekes et al. Jun 2006 A1
20060171200 Rinerson et al. Aug 2006 A1
20060245241 Rinerson et al. Nov 2006 A1
20060245243 Rinerson et al. Nov 2006 A1
20070223282 Sarig Sep 2007 A1
20070253245 Ranjan et al. Nov 2007 A1
20080068875 Choi Mar 2008 A1
20080079029 Williams Apr 2008 A1
20080090337 Williams Apr 2008 A1
20080090401 Bratkovski et al. Apr 2008 A1
20080157127 Bertin et al. Jul 2008 A1
20080173975 Chen et al. Jul 2008 A1
20080278989 Lee et al. Nov 2008 A1
20080293196 Rinerson et al. Nov 2008 A1
20090027976 Brewer et al. Jan 2009 A1
20090045390 Rinerson et al. Feb 2009 A1
20090154232 Norman Jun 2009 A1
20090225582 Schloss Sep 2009 A1
20090302315 Lee et al. Dec 2009 A1
20090303772 Rinerson et al. Dec 2009 A1
20090303773 Rinerson et al. Dec 2009 A1
20100044666 Baek et al. Feb 2010 A1
20100067279 Choi Mar 2010 A1
20100073990 Siau et al. Mar 2010 A1
20100078759 Sekar et al. Apr 2010 A1
20100103724 Kim et al. Apr 2010 A1
20100110771 Choi May 2010 A1
20100134239 Wu et al. Jun 2010 A1
20100155686 Bratkovski et al. Jun 2010 A1
20100155722 Meyer Jun 2010 A1
20100155953 Bornstein Jun 2010 A1
20100157657 Rinerson et al. Jun 2010 A1
20100157658 Schloss et al. Jun 2010 A1
20100159641 Rinerson et al. Jun 2010 A1
20100159688 Rinerson et al. Jun 2010 A1
20100161888 Eggleston Jun 2010 A1
20100161918 Norman Jun 2010 A1
20100195393 Eggleston Aug 2010 A1
20100202188 Rinerson et al. Aug 2010 A1
20100271885 Scheuerlein et al. Oct 2010 A1
20100278479 Bratkovski et al. Nov 2010 A1
20100290294 Siau Nov 2010 A1
20110006275 Roelofs et al. Jan 2011 A1
20110017977 Bratkovski et al. Jan 2011 A1
20110024710 Bratkovski et al. Feb 2011 A1
20110024716 Bratkovski et al. Feb 2011 A1
20110059576 Cho et al. Mar 2011 A1
20110182103 Smythe et al. Jul 2011 A1
20110186803 Rinerson et al. Aug 2011 A1
20110188281 Siau et al. Aug 2011 A1
20110188282 Chevallier et al. Aug 2011 A1
20110188283 Chevallier et al. Aug 2011 A1
20110188284 Chevallier et al. Aug 2011 A1
20110297927 Ramaswamy et al. Dec 2011 A1
20120012897 Besser et al. Jan 2012 A1
20120033481 Rinerson et al. Feb 2012 A1
20120064691 Rinerson et al. Mar 2012 A1
20120087174 Rinerson et al. Apr 2012 A1
20120147678 Norman Jun 2012 A1
20130043452 Meyer et al. Feb 2013 A1
20130082228 Parrillo et al. Apr 2013 A1
20130082232 Wu et al. Apr 2013 A1
Foreign Referenced Citations (2)
Number Date Country
1376598 Jan 2001 EP
2005117021 Dec 2005 WO
Non-Patent Literature Citations (64)
Entry
Abelmann et al., “Self-Assembled Three-Dimensional Non-Volatile Memories”, Micromachines, vol. 1, pp. 1-18, Jan. 18, 2010.
Baek et al., “Realization of Vertical Resistive Memory (VRRAM) Using Cost Effective 3D Process”, IDEM 2011, 31, 8.1, pp. 737-740.
Chevallier et al., “A 0.13um 64Mb Multi-layered Conductive Metal-Oxide Memory”, ISSC 2010/Session 14/Non-Volatile Memory/ 14.3, pp. 260-261.
Crowley et al., “16.4: 512Mb PROM with 8 Layers of Antifuse/Diode Cells”, 2003 IEEE ISSC, First Edition, pp. 284-285, Feb. 11, 2003.
Dong et al., “Si/a-Si Core/Shell Nanowires as Nonvolatile Crossbar Switches”, Nano Letters 2008, vol. 8, No. 29, 6 pages.
Office Action dated Aug. 2, 2007, issued in related European Application No. 05794930.7 (4 pages).
Jang et al., “Vertical Cell Array Using TCAT (Terabit Cell Array Transistor) Technology for Ultra High Density 11 NAND Flash Memory”, 2009 Symposium on VLSI Technology Digest of Technical Papers, pp. 192-193.
Katsumata et al., “Pipe-Shaped BiCS Flash Memory with 16 Stacked Layers and Multi-Level-Cell Operation for Ultra High Density Storage Devices”, 2009 Symposium on VLSI Technology Digest of Technical Papers, pp. 136-137.
Kim et al., “Novel Vertical-Stacked-Array-Transistor (VSAT) for Ultra-High-Density and Cost-Effective NANO Flash Memory Devices and SSD (Solid State Drive),” 2009 Symposium on VLSI Technology Digest of Technical Papers, pp. 186-187.
Kim et al., “Multi-Layered Vertical Gate NANO Flash Overcoming Stacking Limit for Terabit Density Storage”, 2009 VLSI Symposium on VLSI Technology Digest of Technical Papers, Jun. 16-18, 2009, pp. 188-189.
Krieger, Ju H., “Principle Operation of 3-D Memory Device Based on Piezoacousto Properties of Ferrolectric Films”, In Tech, Dec. 2010, pp. 3-16.
Kwong et al., “Vertical Silicon Nanowire Platform for Low Power Electronics and Clean Energy Applications”, May 25, 2011, Journal of Nanotechnology, vol. 2012, Article ID 492121, 21 pages.
Lee et al., “Near Edge X-ray Absorption Fine Structure Study of Pr0.65Ca0.35Mn03 Films,” Phys. Stat sol (a) 196, No. 1, 2003, pp. 70-73.
Liu et al., “A New Concept for Non-Volatile Memory: The Electric-Pulse Induced Resistive Change Effect in Colossal Magnetoresistive Thin Films”, Non-Volatile Memory Technology Symposium, Nov. 7, 2001, pp. 1-7.
Liu et al., “A Highly Scalable 8-Layer 30 Vertical-Gate (VG) TFT NANO Flash Using Junction-Free Buried Channel BE-SONOS Device”, 2010 Symposium on VLSI Technology, Jun. 15-17, 2010, pp. 131-132.
Nian, Y.B., et al., “Evidence for an Oxygen Diffusion Model for the Electric Pulse Induced Resistance Change Effect in Oxides”, Texas Center for Advance Materials, University of Houston (2006), 7 pages.
Ou et al., “Array Architecture for a Nonvolatile 3-Dimensional Cross-Point Memory”, Doctoral Dissertation, Stanford University, Mar. 2010, pp. 1-119.
Ou et al., “Array Architecture for a Nonvolatile 3-Dimensional Cross-Point Resistance-Change Memory”, IEEE Journal of Solid-State Circuits, vol. 46, No. 9, Sep. 2011, pp. 2158-2170.
PCT International Search Report and the Written Opinion dated Aug. 15, 2006, issued in related International Application No. PCT/US05/031913 (11 pages).
PCT International Preliminary Report on Patentability dated Aug. 28, 2007, issued in related International Application No. PCT/US05/031913 (5 pages).
Reller, A. et al., “Superstructures Formed by the Ordering of Vacancies in a Selective Oxidation Catalyst: Grossly Detective CaMn03”, Printed in Great Britain, Department of Physical Chemistry, University of Cambridge, Lensfield Road, Cambridge, CB2 1 EP, UK, vol. 194, Aug. 8, 1984, 1 page.
Strachan et al., “The Switching Location of a Bipolar Memristor: Chemical, Thermal and Structural Mapping”, Nanotechnology 22 (2011) 254015, pp. 1-6.
Yoon et al., “Vertical Cross-point Resistance Change Memory for Ultra-High Density Non-volatile Memory Applications”, 2009 Symposium on VLSI Technology Digest of Technical Papers, pp. 26-27.
Zhang et al., “A 3D RRAM Using Stackable 1 TXR Memory Cell for High Density Application”, IEEE Xplore, Feb. 5, 2010, pp. 917-920.
Zhaung, W.W. et al., “Novell Colossal Magnetoresistive Thin Film Nonvolatile Resistance Random Access Memory (RRAM)”; IEDM Technical Digest, IEEE, Dec. 8, 2002, pp. 193-196.
Baikalov et al., “Field-Driven Hysteretic and Reversible Resistive Switch at the Ag-Pr0.7Ca0.3MnO3 interface,” Applied Physics Letters, vol. 83, No. 5, Aug. 4, 2003, pp. 957-959. 3 pages.
Beck et al., “Reproducible Switching Effect in Thin Oxide Films for Memory Applications,” Applied Physics Letters, vol. 77, No. 1, Jul. 3, 2000, pp. 139-141. 3 pages.
Chemical Elements.com, “Periodic Table: Transition Metals”, 1996, downloaded Mar. 19, 2017 from http://www.chemicalelements.com/groups/transition.html. 2 pages.
Lai et al., “OUM—A 180 nm Nonvolatile Memory Cell Element Technology for Stand Alone and Embedded Applications,” IEEE International Electron Device Meeting, Technical Digest, 2001. 4 pages.
Liu et al., “Electric-Pulse-Induced Reversible Resistance Change Effect in Magnetoresistive Films,” Applied Physics Letters, vol. 76, No. 19, May 8, 2000, pp. 2749-2751. 3 pages.
Millis, A.J., “Cooperative Jahn-Teller Effect and Electron-Phonon Coupling in La1-xAxMnO3”, Phys. Rev. B 53 8434-8441 (1996). 8 pages.
Mizusaki, J., et al., “Electronic Conductivity, Seebeck Coefficient, Defect and Electronic Structure of Nonstoichiometric La1-xSRxMnO3”, Solid State Ionics 132, pp. 167-180 (2000). 14 pages.
Oligschlaeger, R., et al., “Resistive Switching and Data Reliability of Epitaxial (Ba,Sr)TiO Thin Films”, Applied Physics Letters, 88 (2006), 042901. 3 pages.
Oxley, David, “Chapter 4: Memory Effects in Oxide Films,” pp. 251-325 in Oxides and Oxide Films, vol. 6, 1981, edited by Ashok K. Vijh. 39 pages.
Reller et al., Superstructures Formed by the Ordering of Vacancies in a Selective Oxidation Catalyst: Grossly Defective CaMnO3, Proceedings of the Royal Society of London, vol. 394, No. 1807, Aug. 1984, pp. 223-241, 26 pages.
Rinerson, Darrell, U.S. Appl. No. 10/773,549, filed Feb. 6, 2004, Notice of Allowance and Fee(s) Due dated Mar. 7, 2006. 10 pages.
Rinerson, Darrell, U.S. Appl. No. 10/773,549, filed Feb. 6, 2004, Office Action dated Nov. 29, 2005. 16 pages.
Rinerson, Darrell, U.S. Appl. No. 10/773,549, filed Feb. 6, 2004, Office Action dated May 4, 2005 re Restriction Requirement. 6 pages.
Rinerson, Darrell, U.S. Appl. No. 10/773,549, filed Feb. 6, 2004, Office Action dated Aug. 24, 2005 re Restriction Requirement. 7 pages.
Rinerson, Darrell, U.S. Appl. No. 10/773,549, filed Feb. 6, 2004, Proposal submitted Feb. 1, 2006 for Amending Drawing(s) in Response to Office Action dated Nov. 29, 2005. 11 pages.
Rinerson, Darrell, U.S. Appl. No. 10/773,549, filed Feb. 6, 2004, Response dated Feb. 23, 2006 to the Office Action dated Nov. 29, 2006. 16 pages.
Rinerson, Darrell, U.S. Appl. No. 10/773,549, filed Feb. 6, 2004, Response dated Jun. 6, 2005 to the Restriction Requirement dated May 4, 2005. 3 pages.
Rinerson, Darrell, U.S. Appl. No. 10/773,549, filed Feb. 6, 2004, Response dated Sep. 9, 2005 to the Restriction Requirement dated Aug. 24, 2005. 5 pages.
Rinerson, Darrell, U.S. Appl. No. 11/473,005, filed Jun. 22, 2006, Notice of Allowance and Fee(s) Due dated Sep. 24, 2007. 13 pages.
Rinerson, Darrell, U.S. Appl. No. 11/473,005, filed Jun. 22, 2006, Office Action dated Aug. 23, 2007. 7 pages.
Rinerson, Darrell, U.S. Appl. No. 11/473,005, filed Jun. 22, 2006, Preliminary Amendment dated Jul. 25, 2006. 9 pages.
Rinerson, Darrell, U.S. Appl. No. 11/473,005, filed Jun. 22, 2006, Response dated Sep. 5, 2007 to the Office Action dated Aug. 23, 2007. 10 pages.
Rinerson, Darrell, U.S. Appl. No. 12/215,958, filed Jun. 30, 2008, Notice of Allowance and Fee(s) Due dated Oct. 11, 2011. 14 pages.
Rinerson, Darrell, U.S. Appl. No. 12/215,958, filed Jun. 30, 2008, Office Action dated Jul. 25, 2011 re Restriction Requirement. 6 pages.
Rinerson, Darrell, U.S. Appl. No. 12/215,958, filed Jun. 30, 2008, Response dated Jul. 27, 2011 to the Requirement for Restriction dated Jul. 25, 2011. 10 pages.
Rinerson, Darrell, U.S. Appl. No. 12/286,723, filed Oct. 1, 2008, Notice of Allowance and Fee(s) Due dated Oct. 6, 2009. 8 pages.
Rinerson, Darrell, U.S. Appl. No. 12/286,723, filed Oct. 1, 2008, Office Action dated Jun. 26, 2009. 9 pages.
Rinerson, Darrell, U.S. Appl. No. 12/286,723, filed Oct. 1, 2008, Response dated Jul. 30, 2009 to the office Action dated Jun. 26, 2009. 8 pages.
Rinerson, Darrell, U.S. Appl. No. 12/653,486, filed Dec. 14, 2009, Notice of Allowance and Fee(s) Due dated Dec. 30, 2010. 12 pages.
Rinerson, Darrell, U.S. Appl. No. 12/653,486, filed Dec. 14, 2009, Notice to File Corrected Application Papers dated Feb. 23, 2010. 2 pages.
Rinerson, Darrell, U.S. Appl. No. 12/653,486, filed Dec. 14, 2009, Reply dated Feb. 25, 2010 to the Notice to File Corrected Application Papers dated Feb. 23, 2010. 7 pages.
Rossell, et al., “Electrical Current Distribution Across a Metal-Insulator-Metal Structure During Bistable Switching,” Journal of Applied Physics, vol. 90, No. 6, Sep. 15, 2001, pp. 2892-2898. 7 pages.
Sawa et al., “Hysteretic Current-Voltage Characteristics and Resistance Switching at a rectifying Ti/Pr0.7Ca0.3MnO3 Interface,” Applied Physics Letters, vol. 85, No. 18, Nov. 1, 2004, pp. 4073-4075. 3 pages.
Simmons et al., “New Conduction and Reversible Memory Phenomena in Thin Insulating Films,” Proceedings of the Royal Society of London, vol. 301, No. 1464, Oct. 3, 1967, pp. 77-102. 28 pages.
Steele, B.C.H., et al., “Materials for Fuel-Cell Technologies,” Nature 414, Nov. 2001, pp. 345-352, 9 pages.
Stetter, J.R., et al., “Sensors, Chemical Sensors, Electrochemical Sensors, and ECS”, Journal of the Electrochemical Society, 150 (2), S11-S16 (2003). 6 pages.
Thurstans et al., “The Electroformed Metal-Insulator-Metal Structure: A Comprehensive Model,” Journal of Physics D: Applied Physics, J. Phys. D: Appl. Phys. 35 (2002), Apr. 2, 2002, pp. 802-809. 8 pages.
Natanabe et al., “Current-Driven Insulator-Conductor Transition and Nonvolatile Memory in Chromium-Doped SrTiO3 Single Crystals,” Applied Physics Letters, vol. 78, No. 23, Jun. 4, 2001, pp. 3738-3740. 3 pages.
Zhao, Y.G., et al., “Effect of Oxygen Content on the Structural, Transport, and Magnetic Properties of La1-deltaMn1-deltaO3 Thin Films,” Journal of Applied Physics, vol. 86, No. 11, Dec. 1999, pp. 6327-6330.
Related Publications (1)
Number Date Country
20190305047 A1 Oct 2019 US
Divisions (1)
Number Date Country
Parent 11473005 Jun 2006 US
Child 12215958 US
Continuations (10)
Number Date Country
Parent 15797716 Oct 2017 US
Child 16412015 US
Parent 15393545 Dec 2016 US
Child 15797716 US
Parent 14850702 Sep 2015 US
Child 15393545 US
Parent 14167694 Jan 2014 US
Child 14850702 US
Parent 13272985 Oct 2011 US
Child 14167694 US
Parent 12931967 Feb 2011 US
Child 13272985 US
Parent 12653486 Dec 2009 US
Child 12931967 US
Parent 12286723 Oct 2008 US
Child 12653486 US
Parent 12215958 Jun 2008 US
Child 12286723 US
Parent 10773549 Feb 2004 US
Child 11473005 US