The invention generally relates to methods for manufacturing a semiconductor device with improved device performance, and more particularly to methods for manufacturing semiconductor devices which impose tensile and compressive stresses in the substrate of the device during device fabrication.
Generally, metal-oxide semiconductor transistors include a substrate made of a semiconductor material, such as silicon. The transistors typically include a source region, a channel region and a drain region within the substrate. The channel region is located between the source and the drain regions. A gate stack, which usually includes a conductive material, a gate oxide layer and sidewall spacers, is generally provided above the channel region. More particularly, the gate oxide layer is typically provided on the substrate over the channel region, while the gate conductor is usually provided above the gate oxide layer. The sidewall spacers help protect the sidewalls of the gate conductor.
It is known that the amount of current flowing through a channel which has a given electric field across it, is generally directly proportional to the mobility of the carriers in the channel. Thus, by increasing the mobility of the carriers in the channel, the operation speed of the transistor can be increased.
It is further known that mechanical stresses within a semiconductor device substrate can modulate device performance by, for example, increasing the mobility of the carriers in the semiconductor device. That is, stresses within a semiconductor device are known to enhance semiconductor device characteristics. Thus, to improve the characteristics of a semiconductor device, tensile and/or compressive stresses are created in the channel of the n-type devices (e.g., NFETs) and/or p-type devices (e.g., PFETs). However, the same stress component, for example tensile stress or compressive stress, improves the device characteristics of one type of device (i.e., n-type device or p-type device) while discriminatively affecting the characteristics of the other type device.
In order to maximize the performance of both NFETs and PFETs within integrated circuit (IC) devices, the stress components should be engineered and applied differently for NFETs and PFETs. That is, because the type of stress which is beneficial for the performance of an NFET is generally disadvantageous for the performance of the PFET. More particularly, when a device is in tension (in the direction of current flow in a planar device), the performance characteristics of the NFET are enhanced while the performance characteristics of the PFET are diminished. To selectively create tensile stress in an NFET and compressive stress in a PFET, distinctive processes and different combinations of materials are used.
For example, a trench isolation structure has been proposed for forming the appropriate stresses in the NFETs and PFETs, respectively. When this method is used, the isolation region for the NFET device contains a first isolation material which applies a first type of mechanical stress on the NFET device in a longitudinal direction (parallel to the direction of current flow) and in a transverse direction (perpendicular to the direction of current flow). Further, a first isolation region and a second isolation region are provided for the PFET and each of the isolation regions of the PFET device applies a unique mechanical stress on the PFET device in the transverse and longitudinal directions.
Alternatively, liners on gate sidewalls have been proposed to selectively induce the appropriate strain in the channels of the FET devices (see Ootsuka et al., IEDM 2000, p. 575, for example). By providing liners the appropriate stress is applied closer to the device that the stress applies as a result of the trench isolation fill technique.
While these methods do provide structures that have tensile stresses being applied to the NFET device and the compressive stresses being applied along the longitudinal direction of the PFET device, they may require additional materials and/or more complex processing, and thus, resulting in higher cost. Further, the level of stress that can be applied in these situations is typically moderate (i.e., on the order of 100s of MPa). Thus, it is desired to provide more cost-effective and simplified methods for creating large tensile and compressive stresses in the channels NFETs and PFETs, respectively.
In a first aspect of the invention, the invention provides a method for manufacturing a device including an n-type device and a p-type device. The method involves doping a portion of a semiconductor substrate and forming a gap in the semiconductor substrate by removing at least a portion of the doped portion of the semiconductor substrate. The method further involves growing a strain layer in at least a portion of the gap in the semiconductor substrate.
In aspects of the invention, for the n-type device, the strain layer is grown on at least a portion which is substantially directly under a channel of the n-type device. For the p-type device, the strain layer is grown on at least a portion which is substantially directly under a source region or drain region of the p-type device and not substantially under a channel of the p-type device.
In another aspect of the invention, the invention provides a method for manufacturing a device including an n-type device and a p-type device. The method involves growing a strain layer on a semiconductor substrate and growing a silicon layer above the strain layer. A gap is formed between the semiconductor substrate and the silicon layer by removing at least a portion of the silicon layer and the strain layer from above the semiconductor substrate and a strain layer is grown in at least a portion of the gap. For the n-type device, the strain layer is grown on at least a portion which is substantially directly under a channel of the n-type device. For the p-type device, the strain layer is grown on at least a portion which is substantially directly under a source region or drain region of the p-type device and not substantially under a channel of the p-type device.
This invention separately provides a semiconductor device which has a semiconductor substrate having at least one gap, the gap extending under a portion of the semiconductor substrate. The device includes a gate stack on the semiconductor substrate and a strain layer formed in at least a portion of the gap, where the gap is formed by doping a portion of the semiconductor substrate and etching the doped portions of the semiconductor substrate.
In another aspect of the invention, the invention provides a semiconductor device which has a semiconductor substrate having at least one gap, the gap extending under a portion of the semiconductor substrate. The device includes a gate stack on the semiconductor substrate and a strain layer formed only under at least a portion of a source region and a drain region of the semiconductor substrate.
a) through 2(j) illustrate an exemplary process for forming a n-type transistor according to the invention;
a) through 3(d) illustrate an exemplary process for forming an p-type transistor according to the invention;
The invention provides a method for fabricating devices with improved performance characteristics. When a stress layer, such as, a SiGe layer, a Si3N4 layer, a SiO2 layer or a SiOxNy layer is grown epitaxially on a silicon layer, compressive forces form within the SiGe layer and tensile forces form in the silicon layer. In an aspect of the invention, the silicon substrate has a gap in which a strain layer is grown. The gap includes a tunnel-like portion which is between an upper portion of the semiconductor substrate and a lower portion of the semiconductor substrate. More particularly, the upper portion has a lower surface and the lower portion face has an upper surface and the lower surface of the upper portion faces the upper surface of the lower portion. By having a strain layer substantially below a channel and/or a strain layer in a region of the semiconductor substrate substantially below a source region and/or a drain region of the semiconductor device stresses are formed in the channel of the transistor. In an aspect of the invention, the gap in the silicon substrate is formed by selectively etching the silicon substrate and then epitaxially growing SiGe on the silicon substrate.
Tensile and/or compressive stresses can be provided in the channel of a transistor depending on the proximity of the grown SiGe to the channel of the transistor. By selectively etching the silicon layer below a transistor and selectively growing SiGe on the etched portion of the silicon layer, tensile stresses can be provided in the channel of NFETs and compressive stresses can be provided in the channel of PFETs. Further, by implementing the stresses by selectively etching a portion of the silicon below a transistor prior to growing SiGe, this invention provides stress levels in the silicon under the gate (e.g., the channel region) which are much larger than the isolation-based or liner-based approaches.
In this invention, a stress layer, such as a SiGe layer, for example, is used to form stresses in a channel of the semiconductor device. When a SiGe layer is grown on a semiconductor layer the surrounding semiconductor material is subjected to tensile stress while the grown SiGe layer is subjected to compressive stress. In particular, a portion of the semiconductor device is put under tensile stress and the SiGe layer is subjected to compressive stress because the SiGe layer has a different lattice structure than the silicon layer. Further, the stress levels resulting from the SiGe stress layer are relatively high (on the order of 1-2 GPa).
However, as discussed above, tensile stresses in the channel area are beneficial to the NFET drive currents while compressive stresses in the channel area are beneficial to the PFET drive currents. In particular, tensile stresses significantly hinder the PFET drive currents. In this invention, the stresses in the PFET are made to be compressive stresses rather than tensile stresses in order to improve the performance of the PFET. Thus, this invention provides a method for providing longitudinal compressive stresses along the channel of the PFET while providing tensile stresses along the channel of the NFET to improve the performance of the devices.
The range of stresses needed to influence device drive currents is of the order of a few hundred MPa to a few GPa. The width and the length of the active area of each device are represented by “W” and “L”, respectively. It should be understood that each of the longitudinal or transverse stress components could be individually tailored to provide the performance enhancements for both devices (i.e., the NFET and the PFET).
a) through 2(j) depict an exemplary process for forming n-type devices according to this invention. As shown in
Then, as shown in
As shown in
After the grooves/trenches 215 are formed, wet etching and/or dry etching is performed to selectively remove the doped semiconductor 207. Generally, the depth of the trench will be about 1000 Angstroms to about 5000 Angstroms from the upper surface 231 (
As shown in
Next, as shown in
As shown in
Further, because the strain layer 227 is formed in a tunnel-like gap, the upper surface 231 of the upper portion 221 is undisturbed (i.e., original) and substantially flat.
The strain layer may be, for example, silicon germanium or silicon carbide. It should be understood that the strain layer may be made of any known appropriate material.
After the strain layer 227 is formed, the spacer material 225 is removed using wet chemicals. It should be understood that any known applicable method may be used to remove the spacer material 225. The resulting device without the spacer material is shown in
As discussed above, and as shown in
Next, the semiconductor device is further fabricated using known methods. For example, as shown in
Next, as shown in
Patterned photoresist layers (not shown), which are removed prior to the next stage of the process, are used to successively create the source/drain regions of the transistors. For the n-type transistors, a shallow and high-dose of arsenic ions, for example, may be used to form the source/drain regions 240 and 241 while the p-type transistors are covered with the corresponding photoresist layer. As discussed above, in the methods according to this invention, the source and drain regions 240 and 241 are formed in upper portions of semiconductor substrate 200 (i.e., not removed and reformed). For the p-type transistors, (discussed below with regards to
Still referring to
In the methods according to this invention because the source and drain regions of the semiconductor device are formed on portions of the semiconductor substrate which are undisturbed (i.e., not etched and re-formed), the surface is more favorable to cobalt silicide formation as cobalt silicide. Further, generally an oxide fill (not shown) followed by chemical mechanical polishing is used to planarize the surface. The fabrication processes continues as necessary according to the design specifications.
a) through 3(d) depict an exemplary process for forming p-type devices according to this invention. The process for forming p-type devices is similar to the process for forming n-type devices, as discussed above with regards to
As shown in
Next, as shown in
In another embodiment of the methods according to this invention, instead of selectively doping the semiconductor substrate with Ge, for example, such that selective portions of the semiconductor substrate may be removed via etching, it is possible to grow a layer, such as, a SiGe layer, on the semiconductor substrate, followed by a silicon epitaxial layer, for example. Then, similar to the doping method described above, sidewalls of the SiGe may be exposed and then selectively etched to form the gaps in the semiconductor substrate.
As discussed above with regards to
By providing tensile stresses to the channel of the NFET and compressive stresses to the channel of the PFET the charge mobility along the channels of each device is enhanced. Thus, as described above, the invention provides a method for providing compressive stresses along the longitudinal direction of the channel by providing a strain layer either substantially directly under the channel of the semiconductor device or substantially directly under the source and/or drain region of the semiconductor device. This invention also provides a method for optimizing the stress level in the transistor channel by adjusting the location and/depth of the gap where the strain layer is formed.
While the invention has been described in terms of embodiments, those skilled in the art will recognize that the invention can be practiced with modification within the spirit and scope of the appended claims.
The present application is a divisional application of parent U.S. patent application Ser. No. 11/534,526 filed on Sep. 22, 2006 now U.S. Pat. No. 7,429,752, which is a continuation of grandparent U.S. patent application Ser. No. 10/605,906, filed on Nov. 5, 2003, now US Pat. No. 7,129,126, the disclosure of each of these applications is expressly incorporated by reference herein in their entireties.
Number | Name | Date | Kind |
---|---|---|---|
3602841 | McGroddy | Aug 1971 | A |
4665415 | Esaki et al. | May 1987 | A |
4853076 | Tsaur et al. | Aug 1989 | A |
4855245 | Neppl et al. | Aug 1989 | A |
4952524 | Lee et al. | Aug 1990 | A |
4958213 | Eklund et al. | Sep 1990 | A |
5006913 | Sugahara et al. | Apr 1991 | A |
5060030 | Hoke | Oct 1991 | A |
5081513 | Jackson et al. | Jan 1992 | A |
5108843 | Ohtaka et al. | Apr 1992 | A |
5134085 | Gilgen et al. | Jul 1992 | A |
5241197 | Murakami et al. | Aug 1993 | A |
5310446 | Konishi et al. | May 1994 | A |
5354695 | Leedy | Oct 1994 | A |
5371399 | Burroughes et al. | Dec 1994 | A |
5391510 | Hsu et al. | Feb 1995 | A |
5459346 | Asakawa et al. | Oct 1995 | A |
5471948 | Burroughes et al. | Dec 1995 | A |
5557122 | Shrivastava et al. | Sep 1996 | A |
5561302 | Candelaria | Oct 1996 | A |
5565697 | Asakawa et al. | Oct 1996 | A |
5571741 | Leedy | Nov 1996 | A |
5592007 | Leedy | Jan 1997 | A |
5592018 | Leedy | Jan 1997 | A |
5670798 | Schetzina | Sep 1997 | A |
5679965 | Schetzina | Oct 1997 | A |
5683934 | Candelaria | Nov 1997 | A |
5840593 | Leedy | Nov 1998 | A |
5861651 | Brasen et al. | Jan 1999 | A |
5880040 | Sun et al. | Mar 1999 | A |
5940736 | Brady et al. | Aug 1999 | A |
5946559 | Leedy | Aug 1999 | A |
5960297 | Saki | Sep 1999 | A |
5989978 | Peidous | Nov 1999 | A |
6008126 | Leedy | Dec 1999 | A |
6025280 | Brady et al. | Feb 2000 | A |
6046464 | Schetzina | Apr 2000 | A |
6066545 | Doshi et al. | May 2000 | A |
6090684 | Ishitsuka et al. | Jul 2000 | A |
6107143 | Park et al. | Aug 2000 | A |
6117722 | Wuu et al. | Sep 2000 | A |
6133071 | Nagai | Oct 2000 | A |
6165383 | Chou | Dec 2000 | A |
6221735 | Manley et al. | Apr 2001 | B1 |
6228694 | Doyle et al. | May 2001 | B1 |
6246095 | Brady et al. | Jun 2001 | B1 |
6255169 | Li et al. | Jul 2001 | B1 |
6261964 | Wu et al. | Jul 2001 | B1 |
6265317 | Chiu et al. | Jul 2001 | B1 |
6274444 | Wang | Aug 2001 | B1 |
6281532 | Doyle et al. | Aug 2001 | B1 |
6284623 | Zhang et al. | Sep 2001 | B1 |
6284626 | Kim | Sep 2001 | B1 |
6319794 | Akatsu et al. | Nov 2001 | B1 |
6361885 | Chou | Mar 2002 | B1 |
6362082 | Doyle et al. | Mar 2002 | B1 |
6368931 | Kuhn et al. | Apr 2002 | B1 |
6403486 | Lou | Jun 2002 | B1 |
6403975 | Brunner et al. | Jun 2002 | B1 |
6406973 | Lee | Jun 2002 | B1 |
6423615 | Ravi et al. | Jul 2002 | B1 |
6461936 | Von Ehrenwall | Oct 2002 | B1 |
6476462 | Shimizu et al. | Nov 2002 | B2 |
6483171 | Forbes et al. | Nov 2002 | B1 |
6493497 | Ramdani et al. | Dec 2002 | B1 |
6498358 | Lach et al. | Dec 2002 | B1 |
6501121 | Yu et al. | Dec 2002 | B1 |
6506652 | Jan et al. | Jan 2003 | B2 |
6509618 | Jan et al. | Jan 2003 | B2 |
6521964 | Jan et al. | Feb 2003 | B1 |
6531369 | Ozkan et al. | Mar 2003 | B1 |
6531740 | Bosco et al. | Mar 2003 | B2 |
6703293 | Tweet et al. | Mar 2004 | B2 |
6703648 | Xiang et al. | Mar 2004 | B1 |
6717216 | Doris et al. | Apr 2004 | B1 |
6787423 | Xiang | Sep 2004 | B1 |
6825086 | Lee et al. | Nov 2004 | B2 |
6825529 | Chidambarrao et al. | Nov 2004 | B2 |
6831292 | Currie et al. | Dec 2004 | B2 |
6891192 | Chen et al. | May 2005 | B2 |
6974981 | Chidambarrao et al. | Dec 2005 | B2 |
6977194 | Belyansky et al. | Dec 2005 | B2 |
7015082 | Doris et al. | Mar 2006 | B2 |
7129126 | Steegen et al. | Oct 2006 | B2 |
20010003364 | Sugawara et al. | Jun 2001 | A1 |
20010009784 | Ma et al. | Jul 2001 | A1 |
20010045604 | Oda et al. | Nov 2001 | A1 |
20020063292 | Armstrong et al. | May 2002 | A1 |
20020074598 | Doyle et al. | Jun 2002 | A1 |
20020086472 | Roberds et al. | Jul 2002 | A1 |
20020086497 | Kwok | Jul 2002 | A1 |
20020090791 | Doyle et al. | Jul 2002 | A1 |
20020142566 | Ravi et al. | Oct 2002 | A1 |
20030032261 | Yeh et al. | Feb 2003 | A1 |
20030040158 | Saitoh | Feb 2003 | A1 |
20030057184 | Yu et al. | Mar 2003 | A1 |
20030067035 | Tews et al. | Apr 2003 | A1 |
20030087492 | Lee et al. | May 2003 | A1 |
20030148584 | Roberds et al. | Aug 2003 | A1 |
20040188760 | Skotnicki et al. | Sep 2004 | A1 |
20040238914 | Deshpande et al. | Dec 2004 | A1 |
20040262784 | Doris et al. | Dec 2004 | A1 |
20050040460 | Chidambarrao et al. | Feb 2005 | A1 |
20050082634 | Doris et al. | Apr 2005 | A1 |
20050093030 | Doris et al. | May 2005 | A1 |
20050098829 | Doris et al. | May 2005 | A1 |
20050106799 | Doris et al. | May 2005 | A1 |
20050145954 | Zhu et al. | Jul 2005 | A1 |
20050148146 | Doris et al. | Jul 2005 | A1 |
20050194699 | Belyansky et al. | Sep 2005 | A1 |
20050236668 | Zhu et al. | Oct 2005 | A1 |
20050245017 | Belyansky et al. | Nov 2005 | A1 |
20050280051 | Chidambarrao et al. | Dec 2005 | A1 |
20050282325 | Belyansky et al. | Dec 2005 | A1 |
20060027868 | Doris et al. | Feb 2006 | A1 |
20060057787 | Doris et al. | Mar 2006 | A1 |
20060060925 | Doris et al. | Mar 2006 | A1 |
Number | Date | Country |
---|---|---|
2 838 237 | Oct 2003 | FR |
64-76755 | Mar 1989 | JP |
Number | Date | Country | |
---|---|---|---|
20080003735 A1 | Jan 2008 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 11534526 | Sep 2006 | US |
Child | 11854829 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 10605906 | Nov 2003 | US |
Child | 11534526 | US |