This application claims priority of Taiwanese application no. 099136258, filed on Oct. 22, 2010.
1. Field of the Invention
The present invention relates to a method for packaging a semiconductor chip and to a semiconductor package.
2. Description of the Related Art
Conventionally, a method for forming a solder ball on a bonding pad of a semiconductor chip includes generally applying a solder layer first on the bonding pad of the semiconductor chip. The solder layer on the bonding pad is then formed into a solder bail through a reflowing treatment. However, such a manufacturing method has disadvantages that the solder ball is likely to separate from the bonding pad of the semiconductor chip, and the height of the solder ball which is measured from a surface of the semiconductor chip to a top end of the solder ball is difficult to be controlled, thereby resulting in poor electrical connection or even no electrical connection between the semiconductor chip and an external circuit. In addition, formation of a solder ball on a single chip is time-consuming and results in poor yield.
Therefore, the object of the present invention is to provide a method for packaging a semiconductor chip and a semiconductor package.
According to an aspect of the present invention, a method for packaging a semiconductor chip is provided. The method comprises: providing a semiconductor wafer that has an upper surface and includes a plurality of chip regions, each of the chip regions having a semiconductor unit that includes at least one electrical-connecting pad formed on the upper surface; forming over the upper surface a photoresist layer to cover all of the chip regions, the photoresist layer being subjected to exposing and developing treatments to form a plurality of pad-exposing holes each of which exposes the electrical-connecting pad of a respective one of the chip regions; filling a first conductive material in the pad-exposing holes of the photoresist layer, followed by reflowing so as to form the first conductive material into a plurality of first electrical contacts respectively in the pad-exposing holes; removing the photoresist layer, and forming over the upper surface a protective layer to cover all of the first electrical contacts; grinding the protective layer until a top end of each of the first electrical contacts is exposed; coating an insulated protective layer on the ground protective layer, the insulated protective layer being subjected to exposing and developing treatments to form a plurality of via holes to expose the first electrical contacts; filling a second conductive material in the via holes, followed by reflowing so as to form the second conductive material into a plurality of second electrical contacts that are respectively located in the via holes and respectively connected to the first electrical contacts; and removing the insulated protective layer.
According to another aspect of the present invention, a method for packaging a semiconductor chip is provided. The method comprises: providing a semiconductor wafer that has upper and lower surfaces and includes a plurality of chip regions, each of the chip regions having a semiconductor unit that includes: at least one electrical-connecting pad formed on the upper surface, at least one metal pad formed on the lower surface, and, at least one through hole extending through the semiconductor unit to spatially communicate the electrical-connecting pad and the metal pad; filling a first conductive material in the through hole of the semiconductor unit of each of the chip regions; performing a reflowing treatment to form the first conductive material into a plurality of first electrical contacts each of which protrudes out of the metal pad of a respective one of the chip regions; forming over the lower surface a protective layer to cover all of the first electrical contacts; grinding the protective layer until a lower end of each of the first electrical contacts is exposed; coating an insulated protective layer on the ground protective layer, the insulated protective layer being subjected to exposing and developing treatments to form a plurality of via holes to expose the first electrical contacts; filling a second conductive material in the via holes, followed by reflowing so as to form the second conductive material into a plurality of second electrical contacts that are respectively located in the via holes and respectively connected to the first electrical contacts; and removing the insulated protective layer.
According to still another aspect of the present invention, a method for packaging a semiconductor chip is provided. The method comprises: providing a semiconductor wafer that has an upper surface and includes a plurality of chip regions, each of the chip regions having a semiconductor unit that includes at least one electrical-connecting pad formed on the upper surface; forming over the upper surface a photoresist layer to cover all of the chip regions, the photoresist layer being subjected to exposing and developing treatments to form a plurality of pad-exposing holes each of which exposes the electrical-connecting pad of a respective one of the chip regions; filling a first conductive material in the pad-exposing holes of the photoresist layer, followed by reflowing so as to form the first conductive material into a plurality of first electrical contacts respectively in the pad-exposing holes; grinding the photoresist layer until a top end of each of the first electrical contacts is exposed; coating an insulated protective layer on the ground photoresist layer, the insulated protective layer being subjected to exposing and developing treatments to form a plurality of via holes to expose the first electrical contacts; filling a second conductive material in the via holes, followed by reflowing so as to form the second conductive material into a plurality of second electrical contacts that are respectively located in the via holes and respectively connected to the first electrical contacts; and removing the insulated protective layer.
According to yet another aspect of the present invention, a semiconductor package is provided. The semiconductor package comprises: a semiconductor unit including an upper surface and at least one electrical-connecting pad formed on the upper surface; a protective layer formed on the upper surface of the semiconductor unit, and formed with at least one pad-exposing hole to expose the electrical-connecting pad; at least one first electrical contact that is received in the pad-exposing hole and that is connected to the electrical-connecting pad; and at least one second electrical contact farmed on the protective layer and immediately above the first electrical contact.
Other features and advantages of the present invention will become apparent in the following detailed description of the preferred embodiments with reference to the accompanying drawings, of which:
Before the present invention is described in greater detail, it should be noted that like components are assigned the same reference numerals throughout the following disclosure. In addition, in order to illustrate clearly the features of the present invention, the components in the drawings may not be drawn in actual scale.
Referring to
Then, a photoresist layer 2 is formed on the upper surface 100 to cover all of the chip regions 10.
Referring to
Next, a first conductive material 3 is filled in the pad-exposing holes 20 of the photoresist layer 2 by any suitable means (see
Next, the photoresist layer 2 is removed by a stripping process, as shown in
Referring to
It is noted that short circuit between two adjacent first electrical contacts 30 can be avoided by the protective layer 4. In addition, in this embodiment, the protective layer 4 is preferably made of a transparent material.
Next, an insulated protective layer 5 is coated on the ground protective layer 4. The insulated protective layer 5 is subjected to exposing and developing treatments to form a plurality of via holes 50 to expose the first electrical contacts 30, followed by filling a second conductive material 6 in the via holes 50. In this embodiment, the second conductive material 6 is preferably a solder paste that is the same as the first conductive material 3.
Referring to
Finally, the insulated protective layer 5 is removed, as shown in
It is noted that since the semiconductor unit 105 of each of the chip regions 10 has the upper surface 100 formed with at least one electrical-connecting pad 101, the method of the present invention can be applied to form any type of semiconductor packages, including but not limited to, diodes, light emitting diodes, central processing units, RFIDs, and/or TFT driver ICs. In addition, the formation of the second electrical contacts 60 enables an increase in the distance between the upper surface 100 and the carrier when the semiconductor packages 7 are mounted on the carrier, so that the yield of mounting the semiconductor packages on the carrier can be enhanced.
Further, since the heights of the photoresist layer 2 and the insulated protective layer 5 can be precisely controlled, the depths of the pad-exposing holes 20 and the via holes 50 can be precisely controlled. Therefore, the heights of the electrical contacts 30 and 60 can also be precisely controlled so as to equalize the height of each of the electrical contacts 30 and 60. In addition, the grinding step facilitates obtaining the electrical contacts 30 and 60 with equal heights.
Referring to
The semiconductor wafer 1 shown in
As shown in
Referring to
Next, a first conductive material 3 is filled in the through hole 104 of the semiconductor unit 105 of each of the chip regions 10 (see
Referring to
Next, a protective layer 4 is formed over the lower surface 102 to cover all of the first electrical contacts 30 (see
Referring to
Referring to
Finally, the insulated protective layer 5 is removed, as shown in
It is noted that the third preferred embodiment of the method for packaging a semiconductor chip according to the present invention may further comprise, before removing the insulated protective layer 5, a step of grinding the insulated protective layer 5 and the second electrical contacts 60 so that a lower end of each of the second electrical contacts 60 is flush with a ground surface of the insulated protective layer 5.
Referring to
Then, a photoresist layer 2 is formed on the upper surface 100 to cover all of the chip regions 10.
Referring to
Next, a first conductive material 3 is filled in the pad-exposing holes 20 of the photoresist layer 2 by any suitable means (see
Next, referring to
An insulated protective layer 5 is then coated on the ground photoresist layer 2. The insulated protective layer 5 is subjected to exposing and developing treatments to form a plurality of via holes 50 to expose the first electrical contacts 30, followed by filling a second conductive material 6 in the via holes 50. In this embodiment, the second conductive material 6 is preferably a solder paste that is the same as the first conductive material 3.
Referring to
Finally, the insulated protective layer 5 is removed, as shown in
It is noted that the fourth preferred embodiment of the method for packaging a semiconductor chip according to the present invention may further comprise, before removing the insulated protective layer 5, a step of grinding the insulated protective layer 5 and the second electrical contacts 60 so that a top end of each of the second electrical contacts 60 is flush with a ground surface of the insulated protective layer 5.
While the present invention has been described in connection with what are considered the most practical and preferred embodiments, it is understood that this invention is not limited to the disclosed embodiments but is intended to cover various arrangements included within the spirit and scope of the broadest interpretation so as to encompass all such modifications and equivalent arrangements.
Number | Date | Country | Kind |
---|---|---|---|
099136258 | Oct 2010 | TW | national |