This invention relates to electronic device fabrication processes. More specifically, the invention relates to chemical vapor deposition processes for forming dielectric layers in high aspect ratio, narrow width recessed features.
It is often necessary in semiconductor processing to fill a high aspect ratio gaps with insulating material. This is the case for shallow trench isolation, inter-metal dielectric layers, passivation layers, etc. As device geometries shrink and thermal budgets are reduced, void-free filling of high aspect ratio spaces (e.g., AR>8:1) becomes increasingly difficult due to limitations of existing deposition processes.
Most deposition methods deposit more material on the upper region than on the lower region of a sidewall and/or form top-hats at the entry of the gap. As a result the top part of a high aspect ratio structure sometimes closes prematurely leaving voids within the gap's lower portions. This problem is exacerbated in small features. Furthermore, as aspect ratios increase, the shape of the gap itself can contribute to the problem. High aspect ratio gaps often exhibit reentrant features, which make gap filling even more difficult. One such problematic reentrant feature is a narrowing at the top of the gap. The etched sidewalls slope inward near the top of the gap. For a given aspect ratio feature, this increases the ratio of gap volume to gap access area seen by the precursor species during deposition. Voids and seams formation is more likely under these conditions. If the top of the gap prematurely closes off, a chemical etch is required to re-open the gap before more film can be deposited in the gap.
One approach to gap fill is high-density plasma chemical vapor deposition (HDP CVD). HDP CVD is a directional (bottom-up) CVD process that is used for high aspect ratio gap-fill. The method deposits more material at the bottom of a high aspect ratio structure than on its sidewalls. It accomplishes this by directing charged dielectric precursor species downward, to the bottom of the gap. Nevertheless, some overhang or top-hat formation still results at the entry region of the gap to be filled. This results from the non-directional deposition reactions of neutral species in the plasma reactor and from sputtering/redeposition processes. The directional aspect of the deposition process produces some high momentum charged species that sputter away bottom fill. The sputtered material tends to redeposit on the sidewalls. Limitations due to overhang formation become ever more severe as the width of the gap to be filled decreases and the aspect ratio increases.
HDP CVD processes rely on plasma etch steps to remove sidewall deposits and top-hats. Typically a fluorine species, such as NF3, is used between dielectric film deposition steps to etch the film. After a layer of dielectric partially fills gaps on a substrate, the fluorine-containing plasma etches the layer to remove top-hats and open the gap for further deposition. However, these etch steps may be inappropriate in some applications.
New methods of filling gaps with dielectric material are provided. The methods involve plasma-enhanced chemical vapor deposition (PECVD) of a flowable polymerized film in a gap, followed by an in-situ treatment to convert the film to a dielectric material. According to various embodiments, the in-situ treatment may be a purely thermal or plasma treatment process. Unlike conventional PECVD processes of solid material, which deposit film in a conformal process, the deposition results in bottom-up fill of the gap. In certain embodiments, a deposition-in situ treatment-deposition-in situ treatment process is performed to form dielectric layers in the gap. The sequence is repeated as necessary for bottom up fill of the gap. Also in certain embodiments, an ex-situ post-treatment process is performed after gap fill is completed. The PECVD methods of depositing a flowable film and treating (via in situ and in certain cases ex situ treatments) are tunable to obtain films having desired electrical and mechanical processes. For example, in certain embodiments, a film having a dielectric constant of less than 3.0 is formed. The processes are also applicable to frontend and backend gapfill.
Introduction
The present invention relates to deposition processes that provide complete gap of fill high aspect ratio, narrow width gaps. According to various embodiments, the methods may be used to fill gaps having aspect ratios of 15:1 and higher, even at low thermal budgets.
Most deposition methods either deposit more material on the upper region than on the lower region of a sidewall or form cusps (also called top-hats) at the entry of the gap. To remove sidewall and top-hat deposits and keep the gap open for further deposition, conventional HDP CVD processes typically use a multi-cycle deposition process—etch process. Each cycle includes a deposition step followed by an etch step Typically, fluorine species are used in the etch step. These fluorine etch steps are costly and time-consuming, in some cases requiring multiple reactors.
Because of these and other reasons, gap fill technology for shallow trench isolation (STI), pre-metal dielectric (PMD) and inter-layer dielectric (ILD) in logic and memory applications continues to be a challenge due to shrinking feature sizes. HDP or sub-atmospheric chemical vapor deposition (SACVD) may not be able to achieve the aspect ratios desired by the industry. For this reason, spin-on as well as complex schemes involving deposition, etch-back, and re-deposition are being explored. The latter is very expensive and complex, which is of course undesirable. Spin-on methods currently rely on chemistries such as polysilizanes which are coupled with long high temperature anneals to remove nitrogen content. The large thermal budget required for this process may be undesirable for certain applications.
The methods described herein provide bottom-up gap fill of high aspect ratio features. The methods are tunable to deposit films having desired electrical characteristics (e.g., dielectric constants as low as 2.7 or lower) or to increase mechanical properties. The methods are also flexible in that they may be used with low or high thermal budgets.
According to various embodiments, the methods involve a multistep process to create a flowable SiO2 film using PECVD capable of filling high aspect ratio structures. During the PECVD deposition, the material deposited on the wafer has the ability to flow and will fill high aspect ratio features. After deposition, a thermal treatment, plasma treatment, ultraviolet thermal processing (UVTP) treatment, or another other process is applied to the film to remove carbon and enhance the mechanical properties. As described below, the curing process can be tailored for the thermal budget and desired properties of the film.
Process
After the substrate is provided to the reaction chamber, a process gas is introduced at an operation 203. The process gas includes a silicon-containing compound and an oxidant. The gas may also include one or more dopant precursors. Sometimes, though not necessarily, an inert carrier gas is present. In certain embodiments, the gases are introduced using a liquid injection system. The silicon-containing compound and the oxidant may be introduced via the same or separate inlets. A capacitatively-coupled plasma is struck at an operation 205 using a parallel plate RF plasma generator. A flowable polymeric film is then deposited in the gap to partially fill the gap at an operation 207. Conditions in the reactor are such that the silicon-containing compound and the oxidant react and condense on the substrate. (The method is not limited to a particular reaction mechanism, e.g., the reaction mechanism may involve a condensation reaction, a vapor-phase reaction producing a vapor-phase product that condenses, condensation of one or more of the reactants prior to reaction, or a combination of these.) The deposition process forms a viscous amorphous polymeric film having good flow characteristics, providing consistent fill.
Process conditions in the reactor are such that the reaction product condenses on the surface, which as described below, involves pedestal temperatures of 0-100° C. In certain embodiments, the as-deposited film contains Si—O, Si—OH, Si—CH3 and Si—CHx bonds, with very few or substantially no Si—H bonds.
After the flowable film has been deposited in the gap, the as-deposited flowable film is converted to a solid silicon oxide dielectric film in an in situ operation 209. For the purposes of this application, in situ refers to being performed in the same reaction chamber as the deposition reaction, i.e., with no air break between the deposition and in situ treatment. The in situ treatment may be a plasma-based treatment or a purely thermal process. Other types of cure processes, including rapid thermal processing, ultra-violet flash cures, etc. may also be used. Because the process is in situ, in many embodiments, the treatment is a plasma-based treatment or a thermal anneal, both of which are well-suited to being performed in a PECVD deposition apparatus. The treatment may take place in an inert or oxidizing atmosphere. Specific treatments are discussed further below. Depending on the treatment, various quantities of carbon may remain in the film.
The deposition of the flowable film and the treatment process are then repeated as necessary to fill the gap. See block 211. In certain embodiments, it may also be necessary to strike a plasma prior to the deposition. In other embodiments, transitioning between treatment and deposition and vice versa may involve switching the silicon-containing precursor flow (and oxidant flow if desired) but otherwise maintaining the plasma.
The deposition and treatment operations are repeated as necessary to fully fill the gap, or partially fill the gap to a desired endpoint. Because the process allows fine control over the thickness of film deposited, it allows a feature to be partially filled, e.g., to half the depth. This permits the remainder of the feature to be filled if desired with conventional HDP-based gap fill. In certain embodiments, the substrate has features of different aspect ratios. Deposition cycle time is then based on the highest aspect ratio feature and the desired number of cycles for that feature.
Due to the bottom-up nature of the process described in
After the gap is filled with dielectric material, in certain embodiments, the substrate is then transferred to an ex situ curing chamber in an operation 213. As used herein, ex situ refers to outside of the deposition chamber. There, an ex situ treatment process is performed in an operation 215. This operation may serve to do any of further densifying the film, removing carbon, increasing mechanical strength, and lowering the dielectric constant. According to various embodiments, UV-assisted thermal processing, high temperature thermal annealing, rapid thermal processing or other flash curing is used.
In certain embodiments, the surface may be pre-treated with an agent to make it more attractive to flowable films. This may take place in the deposition chamber (i.e., between operations 201 and 203 in the flow chart of
In many of the embodiments described herein, a cyclic deposition (deposition-treatment-deposition-treatment, etc.) process is described. As indicated in the discussion above of
Process Parameters
Process Gas
The process gas contains a silicon-containing compound and an oxidant. Suitable silicon-containing compounds are compounds for which plasma polymerization reactions are possible and include organo-silanes and organo-siloxanes. In certain embodiments, the silicon-containing compound is a commonly available liquid phase silicon source. Examples include, but are not limited to, TOMCTS, OMCTS, TEOS, tri-ethoxy silane (TES), TMS, MTEOS, TMOS, MTMOS, DMDMOS Diethoxy silane(DES), triphenylethoxysilane, 1-(triethoxysilyl)-2-(diethoxymethylsilyl)ethane, tri-t-butoxylsilanol, tetramethoxy silane, and. Particular examples include tetramethylsilane (4MS), tetraethoxysilane (TEOS) and octamethyltetrasiloxane (OMCTS). Examples of suitable oxidants include ozone, hydrogen peroxide, oxygen, water, and alcohols such as methanol, ethanol, isoproponal.
In some embodiments, the silicon-containing compound and the oxidant are delivered to the reaction chamber via liquid injection system that vaporizes the liquid for introduction to the chamber. The reactants are typically delivered separately to the chamber. Typical flow rates of the liquid introduced into a liquid injection system range from 0.1-5.0 mL/min per reactant. Of course, one of skill in the art will understand that optimal flow rates depend on the particular reactants, desired deposition rate, reaction rate and other process conditions. Acceptable oxidant:silicon-containing compound ratios range from 2:1 to 1:3.
Deposition Reaction Conditions
Reactions conditions are such that the silicon-containing compound and oxidant, undergo a condensation reaction, condensing on the substrate surface to form a flowable film. As indicated above, the methods are not limited by a particular reaction mechanism. Temperatures are lower than typical PECVD reactions.
Substrate temperature is typically between about 0 and 100 C. Substrate temperature necessary to deposit a flowable film depends in part on the precursor used. Colder temperatures result in a more liquid-like film, as aspect ratios increase, the temperature is lowered to achieve the requisite liquidity to fill the feature. Chamber pressure may be between about 0.5-10 Torr, in certain embodiments, it is between 0.5 and 5 Torr. In a particular embodiment the chamber pressure is about 1 Torr.
As discussed further below, Applicants discovered that the use of plasma during deposition with certain precursors unexpectedly allows the deposition to be performed at higher temperatures than possible with thermal CVD. In certain embodiments, temperature is between about 60 and 100 C, e.g. 90 C. For TEOS, for example, thermal-only CVD does not deposit gel-like films at these higher temperatures. For TEOS, the maximum temperature that a flowable film can be deposited using thermal-only CVD is around room temperature (20-25 C). Other precursors such as tetramethylsilane (4MS), trimethylsilane (3MS), HMDSO, SiH4 can be used to deposit a flowable film using thermal CVD but at temperatures much lower than room temperature. In these cases, you generally need a <0 C pedestal to deposit a flowable film. However, at higher temperatures, e.g., 75 C, using a plasma, a flowable film is deposited.
Accessing a higher temperature regime with plasma-enhanced CVD is unexpected because plasma-enhanced processes typically operate in lower temperature regimes than thermal only processes due to the increased energy provided by the plasma. Moreover, in certain embodiments, the methods described herein produce flowable films having a polymeric structure. This is unlike flowable films deposited by low temperature thermal CVD processes in which the films are not polymerized.
In certain embodiments, precursor selection, temperature range and use of plasma results a polymerization reaction that deposits an amorphous polymeric gel on the surface. Previous processes, using low temperature thermal only processes, do not provide polymerization reactions. In certain embodiments, the polymeric structure of the plasma-enhanced deposited films described herein provides greater opportunity to modify the film as needed to obtain desired mechanical and electrical properties after deposition. This is because polymeric films can be cross-linked by in situ and ex-situ treatment processes.
As indicated above, the PECVD processes allow deposition at much higher temperatures than CVD processes in dark conditions. This provides various benefits that are not obtainable with prior processes. Particles that exist in the reactor will stick to the coldest surface. Front and backside contamination can be a significant problem in these cold processes. Cleaning these cold pedestal reactors can also be very difficult; difficulties that are mitigated or avoided by the plasma-enhanced processes described herein.
In addition to these hardware benefits, the present processes provide greater film uniformity in certain embodiments. Mass transport and thermal boundary conditions in the chamber are important factors determining the uniformity of the deposited film for both thermal CVD and PECVD processes. However, the uniformity of the plasma in PECVD also strongly influences film uniformity. The plasma can significantly improve the cross-wafer uniformity because it can smooth out defects in mass transport or thermal gradients. As a consequence the hardware becomes a bit more forgiving.
In particular embodiments using TEOS, OMCTS and TOMCTS at plasma-enhanced CVD reactions with oxygen at between about 60 C-100 C results in a polymerization reaction. A simple example of a polymerization reaction that occurs in certain embodiments in which OMCTS is the precursor is:
[SiO(CH3)2]4+O2+RF energy→—[SiO(CH3)2]—N where N is the degree of polymerization. This is just an example of one reaction that may take place; as discussed further below, the gel has polymers of many different lengths in many embodiments. The polymers may be branched or linear. The length of the polymer chains may vary substantially with many branches composed of monomer segments or even smaller fragments created in the plasma. In similar manners, other precursors including TOMCTS and TEOS are polymerized to form branched or linear polymer chains including —[SiOR]—N (with R being one or more alkyl groups).
As-deposited film composition is discussed further below.
Exposure time depends on reaction conditions as well as the desired film thickness. Deposition rates are typically from about 100 angstroms/min to 1 micrometer/min. As discussed above, in many embodiments, a gap is only partially filled during a deposition cycle. In addition to exposure time, the amount of film deposited during a cycle may be tuned using temperature.
RF power should be sufficient to strike a plasma under the above-described conditions. A high frequency RF (between 2-60 MHz, e.g., about 13.56 MHz) source is used. Low frequency RF should not be used during the deposition of the flowable material. This is because excessive ion bombardment significantly alters the manner in which the material conforms to the surface during deposition. (After the deposition phase is completed, ion bombardment is acceptable and perhaps desirable to enhance the density of the as deposited polymer. A low frequency source (between about 100 kHz-1 MHz, e.g, 400 kHz) may be used then to supply 10-20% of total power.)
As-Deposited Film Composition
The as-deposited film may be characterized as a gel-like amorphous polymer, having a melting transition but no clear glass transition. Mechanical properties of the film as-deposited are fairly weak, e.g., for the film characterized by the spectrum shown in
In Situ Treatment
After the flowable film is deposited on the substrate, it is solidified and shrunk by treating it. As described above, in many embodiments, this is done in the same chamber (and may be done in the same station in a multi-station chamber) as the deposition process. Performing deposition and treatment operations in the same chamber facilitates the multi-cycle deposition/treatment described above.
According to various embodiments, the film may be converted to a solid oxide film by purely thermal anneal or exposure to a plasma. Thermal anneal temperatures may be 300 C or greater (depending on thermal budget). The anneal may be performed in an inert environment (Ar, He, etc.) or in a potentially reactive environment. Oxidizing environments (using O2, N2O, O3, H2O, H2O2, etc. may be used, though in certain situation nitrogen-containing compounds will be avoided to prevent incorporation of nitrogen in the film).
In certain embodiments, the film is treated by exposure to a plasma. This results in a top-down conversion of the flowable film to a solid film. The plasma may be inert or reactive. Helium and argon plasma are examples of inert plasmas; oxygen and steam plasmas are examples of oxidizing plasmas (used for example, to remove carbon as desired). Nitrogen-containing plasmas should be avoided if the incorporation of nitrogen in the resulting dielectric film is undesirable. Temperatures during plasma exposure are typically about 200 C or higher. In certain embodiments, an oxygen or oxygen-containing plasma is used to remove carbon.
Temperatures during the in situ process may range from 0-550 C, with the upper end of the temperature range determined by the thermal budget at the particular processing stage. Pressures may be from 0.1-10 Torr, with high oxidant pressures used for removing carbon.
Other annealing processes, including rapid thermal processing (RTP) may also be used to solidify and shrink the film during the in situ treatment. Table 1, below, shows results of an in situ plasma treatment (13.56 MHz; 1500 W HFRF power) in an oxidizing environment with a pressure of 1.5 Torr and a pedestal temperature of 200 C.
The in situ oxidizing plasma treatment successfully reduced the amount of carbon in the material as measured by FTIR.
The in situ treatment between the deposition operations in a multi-cycle operation condenses the gel to a solid, and, depending on the desired properties of the resulting dielectric, may also remove carbon and densify the film. In certain embodiments where thermal oxide (SiO
Ex Situ Treatment
In certain embodiments, an ex situ process is performed after the gap is filled to completely densify and remove carbon from the film. Because the ex situ treatment is performed on a different tool than the deposition, higher temperatures and other sources of energy may be employed. Ex situ treatments include high temperature anneals (700-1000 C) in an environment such as N2, O2, H2O and He.
In certain embodiments, the ex situ treatment involves exposing the film to ultra-violet radiation, e.g., in a ultraviolet thermal processing (UVTP) process. For example, temperatures of 400 C or above in conjunction with UV exposure may be used to cure the film. Other flash curing processes, including RTP, may be used for the ex situ treatment as well.
Table 2, below, shows results of UVTP processing in oxygen with pedestal temperatures of 400 C.
The high pressure (650 Torr) process provided the highest level of carbon removal. In one example, a 15 minute UVTP treatment in oxygen at 650 Torr produced a film having a hardness of this film almost 15 times that of the as-deposited. Notice that a one minute N2O plasma treatment removes almost as much carbon as a five minute UVTP treatment.
As discussed above, the processes described herein may be tuned to obtain certain desired electrical and/or mechanical properties. In certain embodiments, a dielectric constant of less than about 3.0 is obtained. The methods include an ex situ UVTP, thermal or e-beam process performed in a non-reactive ambient gas such as He, Ar, etc. An example of the results of such a cure process at different exposure times on a flowable film is provided in Table 3. Pedestal temperature was 400 C.
The dielectric constant of the film is on the order of 2.75 and the elastic modulus and hardness are much improved over the as-deposited material. The observed shrinkage and stress are similar to other low-k processes currently in high volume production. These films have electrical properties which are much lower than achievable with current HDP SiO2 or SiOF technology. Thus, using the methods described herein, it is possible to obtain dielectric films in high aspect ratio features that have dielectric constants of less than 3.0, or even less than 2.8 or 2.7 in certain embodiments.
Applications
The methods described herein may be for various applications including shallow trench isolation (STI), pre-metal dielectric (PMD), inter-level dielectric (ILD) and inter-metal dielectric (IMD) applications.
According to various embodiments, ex-situ treatments are tailored for the particular application. For example, in one embodiment the methods are used in an STI process. In the STI process, a shallow trench on the substrate, and then a flowable film is deposited therein to fill the trench with dielectric material. Conventional processes typically use HDP-CVD for STI. Aspect ratios of the may be as high as 10:1 or higher. After the film is deposited, in certain embodiments, a high temperature ex situ treatment is performed, e.g., a furnace anneal or rapid thermal processing using temperatures as high as 1000 C.
In another embodiment, the flowable film deposition process is used in a PMD or ILD process. After the requisite number of cycles of deposition and in situ treatment, the film is treated via a UVTP process. Alternatively, the film is treated via a low temperature (400-500 C) thermal anneal. These processes produce dielectric films having the desire properties at lower thermal budgets required.
In another embodiment, the processes are used in backend gapfill technologies for aluminum subtractive processes. Aluminum subtractive metallurgy currently relies on high density plasma (HDP) SiO2 or SiOF films to fill high aspect ratio features. These films have a relatively high dielectric constant on the order of 3.7. The addition of fluorine to the film besides altering the dielectric constant can create a number of integration issues such as delamination.
Apparatus
The methods of the present invention may be performed on a wide-range of reaction chambers. The methods may be implemented on any chamber equipped for deposition of dielectric film, including HDP-CVD reactors, PECVD reactors, any chamber equipped for CVD reactions, and chambers used for PDL (pulsed deposition layers).
Such a reactor may take many different forms. Generally, the apparatus will include one or more chambers or “reactors” (sometimes including multiple stations) that house one or more wafers and are suitable for wafer processing. Each chamber may house one or more wafers for processing. The one or more chambers maintain the wafer in a defined position or positions (with or without motion within that position, e.g. rotation, vibration, or other agitation). While in process, each wafer is held in place by a pedestal, wafer chuck and/or other wafer holding apparatus. For certain operations in which the wafer is to be heated, the apparatus may include a heater such as a heating plate.
In certain embodiments, the present invention may be implemented in a HDP CVD reactor. An example of a suitable reactor is the Speed™ reactor, available from Novellus Systems of San Jose, Calif. In certain embodiments, the present invention may be implemented in a PECVD reactor. Examples of suitable reactors are the Sequel™ reactor and the Vector™ reactor, both available from Novellus Systems of San Jose, Calif. In certain embodiments, the present invention may be implemented in a CVD chamber equipped for metal and/or dielectric deposition. An example of a suitable reactor is the Altus™ reactor available from Novellus Systems of San Jose, Calif. In certain embodiments, the present invention may be implemented in a chamber equipped for atomic layer deposition (ALD), pulsed deposition layer (PDL), or pulsed nucleation layer (PNL) reactions. An example of such a reactor is the Altus™ with PNL reactor available from Novellus Systems of San Jose, Calif.
In certain embodiments, the deposition and conversion operations are performed in the same reaction chamber. In other embodiments, the deposition may be performed in a first chamber and then transferred to a second chamber for a thermal or plasma anneal. For example, reactors that are configured for plasma reactions may be used for both the deposition and plasma anneal operations. Other reactors may be used for deposition and thermal anneal operations.
Within the reactor, a wafer pedestal 818 supports a substrate 816. The pedestal typically includes a chuck, a fork, or lift pins to hold and transfer the substrate during and between the deposition and/or plasma treatment reactions. The chuck may be an electrostatic chuck, a mechanical chuck or various other types of chuck as are available for use in the industry and/or research.
The process gases are introduced via inlet 812. Multiple source gas lines 810 are connected to manifold 808. The gases may be premixed or not. The temperature of the mixing bowl/manifold lines should be maintained at levels above the reaction temperature. Temperatures at or above about 80 C at pressures at or less than about 20 Torr usually suffice. Appropriate valving and mass flow control mechanisms are employed to ensure that the correct gases are delivered during the deposition and plasma treatment phases of the process. In case the chemical precursor(s) is delivered in the liquid form, liquid flow control mechanisms are employed. The liquid is then vaporized and mixed with other process gases during its transportation in a manifold heated above its vaporization point before reaching the deposition chamber.
Process gases exit chamber 800 via an outlet 822. A vacuum pump 826 (e.g., a one or two stage mechanical dry pump and/or a turbomolecular pump) typically draws process gases out and maintains a suitably low pressure within the reactor by a close loop controlled flow restriction device, such as a throttle valve or a pendulum valve.
It should be noted that the apparatus depicted in
Experimental
The following examples provide details illustrating aspects of the present invention. These examples are provided to exemplify and more clearly illustrate these aspects of the invention and are in no way intended to be limiting.
OMCTS was used as the precursor and O2 the oxidizer in a ratio of 2:1. For this process, the reactor pressure was held at 2 T and a pedestal temperature of <200 C. A 13.65 MHz radio frequency source was used to excite the plasma. This wafer had a LPCVD SiN film grown on top of a patterned TEOS SiO2 film. (The flowable film material was capped with a PECVD SiN film to allow etching after cross-sectioning the sample to achieve better contrast in the SEM.)
While this invention has been described in terms of a few preferred embodiments, it should not be limited to the specifics presented above. Many variations on the above-described preferred embodiments, may be employed. Therefore, the invention should be broadly interpreted with reference to the following claims.
Number | Name | Date | Kind |
---|---|---|---|
4099990 | Brown et al. | Jul 1978 | A |
4740480 | Ooka | Apr 1988 | A |
5320983 | Ouellet | Jun 1994 | A |
5387546 | Maeda et al. | Feb 1995 | A |
5516721 | Galli et al. | May 1996 | A |
5534731 | Cheung | Jul 1996 | A |
5840631 | Kubo et al. | Nov 1998 | A |
5858880 | Dobson et al. | Jan 1999 | A |
5874367 | Dobson | Feb 1999 | A |
5899751 | Chang et al. | May 1999 | A |
5902127 | Park | May 1999 | A |
5932289 | Dobson et al. | Aug 1999 | A |
6013581 | Wu et al. | Jan 2000 | A |
6060384 | Chen et al. | May 2000 | A |
6114259 | Sukharev et al. | Sep 2000 | A |
6143626 | Yabu et al. | Nov 2000 | A |
6207535 | Lee et al. | Mar 2001 | B1 |
6218268 | Xia et al. | Apr 2001 | B1 |
6242366 | Beekman et al. | Jun 2001 | B1 |
6287989 | Dobson | Sep 2001 | B1 |
6300219 | Doan et al. | Oct 2001 | B1 |
6309933 | Li et al. | Oct 2001 | B1 |
6383951 | Li | May 2002 | B1 |
6399213 | Shiokawa | Jun 2002 | B2 |
6413583 | Moghadam et al. | Jul 2002 | B1 |
6475564 | Carter et al. | Nov 2002 | B1 |
6544858 | Beekman et al. | Apr 2003 | B1 |
6640840 | MacNeil | Nov 2003 | B1 |
6653247 | MacNeil | Nov 2003 | B2 |
6743436 | Lee et al. | Jun 2004 | B1 |
6743736 | Mardian et al. | Jun 2004 | B2 |
6787463 | Mardian et al. | Sep 2004 | B2 |
6790737 | Schneegans et al. | Sep 2004 | B2 |
6828162 | Halliyal et al. | Dec 2004 | B1 |
6846757 | MacNeil | Jan 2005 | B2 |
6902947 | Chinn et al. | Jun 2005 | B2 |
6984561 | Herner et al. | Jan 2006 | B2 |
7033945 | Byun et al. | Apr 2006 | B2 |
7056560 | Yim et al. | Jun 2006 | B2 |
7071126 | Johnston et al. | Jul 2006 | B2 |
7074690 | Gauri et al. | Jul 2006 | B1 |
7153783 | Lu et al. | Dec 2006 | B2 |
7238604 | Kloster et al. | Jul 2007 | B2 |
7521378 | Fucsko et al. | Apr 2009 | B2 |
7524735 | Gauri et al. | Apr 2009 | B1 |
7582555 | Lang et al. | Sep 2009 | B1 |
7585704 | Belyansky et al. | Sep 2009 | B2 |
7622369 | Lee et al. | Nov 2009 | B1 |
7629198 | Kumar et al. | Dec 2009 | B2 |
7825044 | Mallick et al. | Nov 2010 | B2 |
7888233 | Gauri et al. | Feb 2011 | B1 |
7888273 | Wang et al. | Feb 2011 | B1 |
7915139 | Lang et al. | Mar 2011 | B1 |
8187951 | Wang et al. | May 2012 | B1 |
8278224 | Mui et al. | Oct 2012 | B1 |
20020006729 | Geiger et al. | Jan 2002 | A1 |
20030077887 | Jang et al. | Apr 2003 | A1 |
20030146416 | Takei et al. | Aug 2003 | A1 |
20030194861 | Mardian et al. | Oct 2003 | A1 |
20040048455 | Karasawa et al. | Mar 2004 | A1 |
20040152342 | Li et al. | Aug 2004 | A1 |
20040224496 | Cui et al. | Nov 2004 | A1 |
20050112282 | Gordon | May 2005 | A1 |
20050136684 | Mukai et al. | Jun 2005 | A1 |
20050181566 | Machida et al. | Aug 2005 | A1 |
20050260864 | Huang et al. | Nov 2005 | A1 |
20060014384 | Lee et al. | Jan 2006 | A1 |
20060024912 | Lee | Feb 2006 | A1 |
20060216946 | Usami et al. | Sep 2006 | A1 |
20060223290 | Belyansky et al. | Oct 2006 | A1 |
20060269693 | Balseanu et al. | Nov 2006 | A1 |
20060270217 | Balseanu et al. | Nov 2006 | A1 |
20070054505 | Antonelli et al. | Mar 2007 | A1 |
20070281495 | Mallick et al. | Dec 2007 | A1 |
20070298585 | Lubomirsky et al. | Dec 2007 | A1 |
20080020591 | Balseanu et al. | Jan 2008 | A1 |
20080081434 | Nam et al. | Apr 2008 | A1 |
20090020847 | Byun et al. | Jan 2009 | A1 |
20090053895 | Oshima et al. | Feb 2009 | A1 |
20090104789 | Mallick et al. | Apr 2009 | A1 |
20090104790 | Liang | Apr 2009 | A1 |
20100109155 | Liu et al. | May 2010 | A1 |
20100167533 | Lim et al. | Jul 2010 | A1 |
20110151678 | Ashtiani et al. | Jun 2011 | A1 |
20120149213 | Nittala et al. | Jun 2012 | A1 |
Number | Date | Country |
---|---|---|
2011072143 | Jun 2011 | WO |
Entry |
---|
U.S. Office Action mailed Aug. 23, 2005, from U.S. Appl. No. 10/810,066. |
Lang et al., “CVD Flowable Gap Fill,” Novellus Systems, Inc., U.S. Appl. No. 11/323,812, filed Dec. 29, 2005, pp. 1-21. |
Notice of Allowance and Fee Due mailed Feb. 15, 2006 from U.S. Appl. No. 10/810,066. |
Allowed Claims from U.S. Appl. No. 10/810,066. |
Gauri et al., “Flowable Film Dielectric Gap Fill Process,” Novellus Systems, Inc., U.S. Appl. No. 11/447,594, filed Jun. 5, 2006. |
U.S. Office Action mailed Jun. 27, 2008, from U.S. Appl. No. 11/447,594. |
U.S. Office Action mailed Oct. 26, 2007, from U.S. Appl. No. 11/323,812. |
U.S. Office Action mailed Apr. 9, 2008, from U.S. Appl. No. 11/323,812. |
U.S. Office Action mailed Oct. 9, 2008, from U.S. Appl. No. 11/323,812. |
Wang, et al., “CVD Flowable Gap Fill,” Novellus Systems, Inc., U.S. Appl. No. 11/925,514, filed Oct. 26, 2007. |
Wang, et al., “Density Gradient-Free Gap Fill,” Novellus Systems, Inc., U.S. Appl. No. 11/834,581, filed Aug. 6, 2007. |
Notice of Allowance and Fee Due mailed Feb. 15, 2006 from U.S. Appl. No. 11/447,594. |
Allowed Claims from U.S. Appl. No. 11/447,594. |
U.S. Office Action mailed Nov. 4, 2008, from U.S. Appl. No. 11/925,514. |
U.S. Office Action mailed Nov. 12, 2008, from U.S. Appl. No. 11/834,581. |
Gauri et al., “Flowable Film Dielectric Gap Fill Process,” Novellus Systems, Inc., U.S. Appl. No. 12/411,243, filed Mar. 25, 2009. |
Notice of Allowance and Fee Due mailed Apr. 23, 2009 from U.S. Appl. No. 11/323,812. |
Allowed Claims from U.S. Appl. No. 11/323,812. |
U.S. Final Office Action mailed Jun. 17, 2009, from U.S. Appl. No. 11/925,514. |
Notice of Allowance and Fee Due mailed Jul. 29, 2009 from U.S. Appl. No. 11/925,514. |
Allowed Claims from U.S. Appl. No. 11/925,514. |
Mui et al., “Flowable Oxide Deposition Using Rapid Delivery of Process Gases,” Novellus Systems, Inc., U.S. Appl. No. 12/566,085, filed Sep. 24, 2009. |
Lang et al., “CVD Flowable Gap Fill”, Novellus Systems, Inc., U.S. Appl. No. 12/508,461, filed Jul. 23, 2009. |
Chung, et al., “Flowable Oxide CVD Process for Shallow Trench Isolation in Silicon Semiconductor,” Journal of Semiconductor Technology and Science, vol. 4, No. 1, Mar. 2004, pp. 45-51. |
U.S. Final Office Action mailed Aug. 6, 2009, from U.S. Appl. No. 11/834,581. |
U.S. Office Action mailed Dec. 18, 2009, from U.S. Appl. No. 11/834,581. |
Wang et al., “CVD Flowable Gap Fill”, Novellus Systems, Inc., U.S. Appl. No. 12/625,468, filed Nov. 24, 2009. |
U.S. Final Office Action mailed Apr. 22, 2010, for U.S. Appl. No. 11/834,581. |
U.S. Office Action mailed May 24, 2010, for U.S. Appl. No. 12/411,243. |
U.S. Final Office Action mailed Sep. 13, 2010 for U.S. Appl. No. 12/411,243. |
Notice of Allowance mailed Oct. 6, 2010 for U.S. Appl. No. 12/411,243. |
Allowed Claims for U.S. Appl. No. 12/411,243. |
Notice of Allowance mailed Nov. 18, 2010 for U.S. Appl. No. 12/508,461. |
Allowed Claims for U.S. Appl. No. 12/508,461. |
Notice of Allowance mailed Oct. 7, 2010 for U.S. Appl. No. 11/834,581. |
Allowed Claims for U.S. Appl. No. 11/834,581. |
Ashtiani et al., “Novel Gap Fill Integration,” Novellus Systems, Inc., U.S. Appl. No. 12/964,110, filed Dec. 9, 2010. |
Lang et al., “CVD Flowable Gap Fill”, Novellus Systems, Inc., U.S. Appl. No. 13/031,077, filed Feb. 18, 2011. |
Matsuura, M., et al., “Novel Self-Planarizing CVD Oxide for Interlayer Dielectric Applications,” IEEE, 1994, pp. 117-120. |
Hatanaka, M., et al., “H2O-TEOS Plasma-CVD Realizing Dielectrics Having a Smooth Surface,” IEEE, VMIC Conference, Jun. 11-12, 1991, pp. 435-441. |
Sakaue, H., et al., “Digital Chemical Vapor Deposition of SiO2 Using a Repetitive Reaction of Triethylsilane /Hydrogen and Oxidation,” Department of Electrical Engineering, Hiroshima University, published Nov. 17, 1990, pp. L 124-L 127. |
Nakano, M., et al., “Digital CVD of SiO2,” Extended Abstracts of the 21st Conference on Solid State Devices and Materials, Tokyo, 1989, pp. 49-52. |
Noguchi, S., et al., “Liquid Phase Oxidation Employing O Atoms Produced by Microwave Discharge and Si(CH3)4,” Extended Abstracts of the 19th Conference on Solid State Devices and Materials, Tokyo, 1987, pp. 451-454. |
Chung, Sung-Woong, et al., “Novel Shallow Trench Isolation Process Using Flowable Oxide CVD for sub-100nm DRAM,” IEEE, 2002, IEDM, pp. 233-236. |
U.S. Office Action for U.S. Appl. No. 12/625,468 mailed Apr. 26, 2011. |
Gauri et al., “Flowable Film Dielectric Gap Fill Process,” Novellus Systems, Inc., U.S. Appl. No. 12/984,524, filed Jan. 4, 2011. |
International Search Report and Written Opinion mailed Aug. 10, 2011 for Application No. PCT/US2010/059721. |
U.S. Final Office Action for U.S. Appl. No. 12/625,468 mailed Oct. 14, 2011. |
Wang, et al., “Density Gradient-Free Gap Fill,” Novellus Systems, Inc., U.S. Appl. No. 12/986,070, filed Jan. 6, 2011. |
U.S. Office Action for U.S. Appl. No. 12/986,070 mailed Nov. 25, 2011. |
Danek, et al., “Premetal Dielectric Integration Process,” Novellus Systems, Inc., U.S. Appl. No. 13/315,123, filed Dec. 8, 2011. |
Nittala, et al., “Bottom Up Fill in High Aspect Ratio Trenches,” Novellus Systems, Inc., U.S. Appl. No. 13/313,735, filed Dec. 7, 2011. |
U.S. Appl. No. 13/461,287, filed May 1, 2012, entitled “CVD Flowable Gap Fill”. |
U.S. Appl. No. 13/607,511, filed Sep. 7, 2012, entitled “Flowable Oxide Deposition Using Rapid Delivery of Process Gases”. |
U.S. Appl. No. 13/493,936, filed Jun. 11, 2012, entitled “Flowable Oxide Film With Tunable Wet Etch Rate”. |
US Office Action, dated May 18, 2012, issued in U.S. Appl. No. 12/984,524. |
US Final Office Action, dated Sep. 14, 2012, issued in U.S. Appl. No. 12/984,524. |
US Notice of Allowance, dated Aug. 6, 2012, issued in U.S. Appl. No. 13/031,077. |
US Notice of Allowance, dated Jan. 31, 2012, issued in U.S. Appl. No. 12/625,468. |
US Final Office Action, dated Jun. 25, 2012, issued in U.S. Appl. No. 12/986,070. |
US Notice of Allowance, dated May 29, 2012, issued in U.S. Appl. No. 12/566,085. |
US Office Action, dated Dec. 21, 2012, issued in U.S. Appl. No. 12/964,110. |
US Office Action, dated Dec. 6, 2012, issued in U.S. Appl. No. 12/964,110. |
Chinese Office Action mailed Jul. 20, 2012, issued in Application No. 200810187894.4. |