This application relates to co-pending patent applications: U.S. patent application Ser. No. 07/850,601, entitled "Method for Current Ballasting and Busing over Active Device Area Using a Multi-Level Conductor Process", filed Mar. 13, 1992; U.S. patent application Ser. No. 08/333,174, entitled "Multiple Transistor Integrated Circuit with Thick Copper Interconnect", filed Nov. 2, 1994; U.S. Pat. No. 5,468,984, entitled "ESD Protection Structure Using LDMOS Diodes with Thick Copper Interconnect", issued Nov. 21, 1995; U.S. Pat. No. 5,346,835, entitled "A Triple Diffused Lateral Resurf Insulated Gate Field Effect Transistor Compatible", issued Sep. 13, 1994; U.S. Provisional Patent No. 60/017,714, entitled "Lateral DMOS Transistor with Resurf Drain Region Self-Aligned to LOCOS Field Oxide", filed May. 15, 1996; and U.S. patent application Ser. No. 08/538,873, entitled "Method and Apparatus for a Thick Metal Interconnection for Power Devices", filed Oct. 4,1995;
Number | Name | Date | Kind |
---|---|---|---|
3593068 | Rosier | Jul 1971 | |
4080485 | Bonkohara | Mar 1978 | |
4835120 | Mallik et al. | May 1989 | |
4843453 | Hooper et al. | Jun 1989 | |
4845543 | Okikawa et al. | Jul 1989 | |
4890142 | Tonnel et al. | Dec 1989 | |
4931323 | Manitt et al. | Jun 1990 | |
5060050 | Tsuneoka et al. | Oct 1991 | |
5060051 | Usuda | Oct 1991 | |
5191405 | Tomita et al. | Mar 1993 | |
5229646 | Tsumura | Jul 1993 | |
5272098 | Smayling et al. | Dec 1993 | |
5441684 | Lee | Aug 1995 | |
5495667 | Farnworth et al. | Mar 1996 | |
5637922 | Fillion et al. | Jun 1997 | |
5646828 | Degani et al. | Jul 1997 |
Number | Date | Country |
---|---|---|
0 296 997 | Jun 1983 | EPX |
0 103 362 | Jun 1983 | EPX |
0 374 971 | Dec 1989 | EPX |
0 714 128 A2 | Feb 1995 | EPX |
Entry |
---|
"A 300MHz 115W 32b Bipolar ECL Microprocessor With On-Chip Caches", 1993 IEEE International Solid-State Circuits Conference, Feb. 25, 1993, pp. 84-85 and 60-61 (Norman P. Jouppi, Patrick Boyle, Jeremy Dion, Mary Jo Doherty, Alan Eustace, Ramsey Haddad, Robert Mayo, Suresh Menon, Louis Monier, Don Stark, Silvio Turrini, Leon Yang). |
"Intelligent Power Integrated Circuits History and Overview", TI Technical Journal, Mar.-Apr. 1994, pp. 2-9 (Andrew Marshall). |
"Lateral DMOS Structure Development for Advanced Power Technologies", TI Technical Journal, Mar.-Apr. 1994, pp. 10-24 (Taylor Efland). |
"PRISM Power IC Design Aspects", TI Technical Journal, Mar.-Apr. 1994, pp. 25-36 (Ross Teggatz, Joe Devore, Wayne Chen and Tom Schmidt). |
"The Evolution of an Analog Standard Cell in the PRISM.TM. Process", TI Technical Journal, Mar.-Apr. 1994, pp. 37-45 (Tom Schmidt, Ross Teggatz, Joe Devore and Wayne Chen). |
"Safe Operating Area Testing", TI Technical Journal, Mar.-Apr. 1994, pp. 82-92 (Taylor Efland, Andrew Marshall, Dale Skelton and Travis Summerlin). |
"Thermal Impedance Packaging Concerns for Power ICs" TI Technical Journal, Mar.-Apr. 1994, pp. 66-76 (Dale Skelton, Travis Summerlin and Kathy Frank). |
"Custom Automotive Requirements for Power Integrated Circuits", TI Technical Journal, Mar.-Apr. 1994, pp. 93-98 (Andrew Marshall and Bill Grose). |