Pre-encapsulated cavity interposer

Information

  • Patent Grant
  • 8072082
  • Patent Number
    8,072,082
  • Date Filed
    Wednesday, May 28, 2008
    16 years ago
  • Date Issued
    Tuesday, December 6, 2011
    13 years ago
Abstract
A pre-encapsulated cavity interposer, a pre-encapsulated frame, for a semiconductor device.
Description
CROSS-REFERENCE TO RELATED APPLICATIONS

The subject matter of this application is related to U.S. patent application Ser. No. 11/874,531, filed Oct. 18, 2007, now U.S. Pat. No. 7,829,991, issued Nov. 9, 2010, which is a divisional of U.S. patent application Ser. No. 11/063,403, filed Feb. 22, 2005, now U.S. Pat. No. 7,285,442, issued Oct. 23, 2007, which is a continuation of U.S. patent application Ser. No. 10/706,210, filed Nov. 12, 2003, now U.S. Pat. No. 6,858,926, issued Feb. 22, 2005, which is a divisional of U.S. patent application Ser. No. 09/924,635, filed Aug. 8, 2001, now U.S. Pat. No. 6,650,007, issued Nov. 18, 2003, which is a continuation of U.S. patent application Ser. No. 09/344,279, filed Jun. 30, 1999, now U.S. Pat. No. 6,297,548, issued Oct. 2, 2001, which claims the benefit of U.S. Provisional Application No. 60/091,205 filed Jun. 30, 1998.


TECHNICAL FIELD

This invention relates generally to connectors for high density semiconductor device configurations using a pre-encapsulated cavity interposer.


BACKGROUND

In response to the demand for semiconductor device packages having the ability to include the largest number of semiconductor devices in the smallest physical space, all components of such packages must occupy the least possible physical volume and use the most efficient manner to interconnect with each other and a power source.


It is known to form packages for semiconductor devices that include semiconductor memory devices of different types as well as other semiconductor devices with the package being connected to a printed circuit board. As it has become desirable for the amount of physical space that the package occupies to decrease, even though the number of semiconductor devices in the package is increasing, and desirable to have improvements in attachment techniques used for attaching the semiconductor devices to each other in the package itself and the attachment of the package to a printed circuit board are necessary.


While the use of lead frames and wire bonds to connect semiconductor devices is well known, such techniques can be further advanced. Similarly, while the use of lead frames and flip-chip type attachment techniques to connect semiconductor devices is well known, such techniques can be further advanced. Additionally, while the use of solder bumps to connect semiconductor packages in packages to printed circuit boards is well known, such can be further advanced.


SUMMARY OF THE INVENTION

A pre-encapsulated cavity interposer, a pre-encapsulated frame, for a semiconductor device.





DESCRIPTION OF THE DRAWINGS


FIG. 1 is a cross-sectional view of a pre-encapsulated frame;



FIG. 1A is a view of a portion of a strip of pre-encapsulated frames;



FIG. 1B is a view of a portion of a panel of pre-encapsulated frames;



FIG. 2 is a cross-sectional view of a pre-encapsulated frame having a semiconductor device installed therein;



FIG. 2A is a cross-sectional view of an alternative pre-encapsulated frame having a semiconductor device installed therein;



FIG. 2B is a cross-sectional view of an alternative pre-encapsulated frame having a semiconductor device installed therein;



FIG. 2C is a cross-sectional view of an alternative pre-encapsulated frame having a semiconductor device installed therein;



FIG. 2D is a cross-sectional view of an alternative pre-encapsulated frame having a semiconductor device installed therein;



FIG. 2E is a cross-sectional view of an alternative pre-encapsulated frame having a semiconductor device installed therein;



FIG. 3 is a cross-sectional view of two stacked pre-encapsulated frames each having a semiconductor device installed therein and connected using bond wires;



FIG. 4 is a cross-sectional view of a pre-encapsulated frame having a semiconductor device installed therein having two sides of bond pads on the active surface thereof;



FIG. 5 is a cross-sectional view of a pre-encapsulated frame having a semiconductor device installed therein having one side of bond pads on the active surface thereof;



FIG. 5A is a cross-sectional view of a pre-encapsulated frame having a semiconductor device installed therein having 1.5 sides of bond pads on the active surface thereof;



FIG. 5B is a cross-sectional view of a pre-encapsulated frame having a semiconductor device installed therein having one side of bond pads on the active surface thereof along the long side of the semiconductor device;



FIG. 5C is a plan view of a pre-encapsulated frame for a semiconductor device having two sides of bond pads on the active surface thereof;



FIG. 5D is a plan view of a pre-encapsulated frame for a semiconductor device having one side of bond pads on the active surface thereof;



FIG. 5E is a plan view of a pre-encapsulated frame for a semiconductor device having 1.5 sides of bond pads on the active surface thereof;



FIG. 5F is a plan view of a pre-encapsulated frame for a semiconductor device having one side of bond pads on the active surface thereof along the long side of the semiconductor device;



FIG. 6 is a cross-sectional view of two stacked pre-encapsulated frames having semiconductor devices installed therein being interconnected in a DDP arrangement;



FIG. 7 is a cross-sectional view of four stacked pre-encapsulated frames having semiconductor devices installed therein being interconnected in a QDP arrangement;



FIG. 8 is a cross-sectional view of a pre-encapsulated frame having two semiconductor devices installed therein in an offset arrangement;



FIG. 8A is a cross-sectional view of a pre-encapsulated frame having two semiconductor devices installed therein in a stacked arrangement;



FIG. 9 is a cross-sectional view of two stacked interconnected pre-encapsulated frames, one frame having a DRAM semiconductor memory device installed therein and the other frame having a NAND semiconductor memory device installed therein;



FIG. 10 is a cross-sectional view of three stacked interconnected pre-encapsulated frames, one frame having a controller semiconductor device installed therein and two frames having NAND semiconductor memory devices installed therein;



FIG. 11 is a cross-sectional view of nine stacked interconnected pre-encapsulated frames, one frame having a controller semiconductor device installed therein and eight frames having NAND semiconductor memory devices installed therein;



FIG. 12 is a cross-sectional view of two stacked interconnected pre-encapsulated frames, each frame having a semiconductor device having bond pads on the active surface thereof arranged essentially in the center of the active surface essentially in a row;



FIG. 13 is a cross-sectional view of two stacked interconnected pre-encapsulated frames, each frame having a semiconductor device having bond pads on the active surface thereof arranged essentially in the center of the active surface essentially in two rows;



FIG. 14 is a cross-sectional view of five stacked interconnected pre-encapsulated frames located on a substrate, three frames having a NAND semiconductor devices installed therein, one frame having a DRAM semiconductor device installed therein, and one frame having a controller semiconductor device installed therein;



FIG. 15 is a cross-sectional view of a pre-encapsulated frame having an aperture therein;



FIG. 15A is a plan view of the pre-encapsulated frame of FIG. 15 from the bottom thereof;



FIG. 15B is a cross-sectional view of the pre-encapsulated frame of FIG. 15 having an imaging type semiconductor device installed therein and a lens installed therewith;



FIG. 15C is a cross-sectional view of a pre-encapsulated frame having an imaging type semiconductor device installed therein using bond wire type electrical connections and having a lens installed therewith;



FIG. 15D is a view of the process for installing an imaging type semiconductor device in the pre-encapsulated frame;



FIG. 16 is a cross-sectional view of six stacked interconnected pre-encapsulated frames, one frame having an imaging semiconductor device installed therein and a lens installed therewith, three frames having NAND semiconductor devices installed therein, one frame having a DRAM semiconductor device installed therein, and one frame having a controller semiconductor device installed therein;



FIG. 17 is a cross-sectional view of two stacked and interconnected pre-encapsulated frames, one frame having an imaging type semiconductor device installed therein and a lens installed therewith and one frame having a lens installed therewith; and



FIG. 18 is a cross-sectional view of four pre-encapsulated frames, one frame having an imaging semiconductor device installed therein and a lens therewith and three frames having lens installed therewith.





DETAILED DESCRIPTION OF THE INVENTION

Referring to drawing FIG. 1, a pre-encapsulated cavity interposer 10, hereinafter referred to as a pre-encapsulated frame 10, is illustrated in cross section. The pre-encapsulated cavity frame 10 comprises a pre-encapsulated member 11, the frame 10, formed of encapsulating compound 20 having any desired configuration for a semiconductor device to be retained in the member 11 in a cavity 22 therein and having a plurality of traces 12 including a first portion 14, typically extending horizontally, having any desired shape and configuration, such as rectangular, square, etc., and a second portion 16, typically extending orthogonally from the first portion 14, although they may extend at any desired angle, as a post like structure having any desired shape and configuration, such as round, rectangular, square, hexagonal, triangular, elliptical, u-shaped, c-shaped, curved in cross-sectional shape, etc. As many second portions 16 of a trace 12 may be attached in serial fashion to the first portion 14 of a trace 12, which are illustrated herein. The traces 12 include connection areas 18 formed in the ends of the second portions 16, which may include grooves therein or roughened surfaces thereon, as desired, for enhanced joint connections, although the connection areas 18 ends may be smooth, an encapsulating compound 20 covering portions of the traces 12, and a cavity 22 formed by the traces 12 and encapsulation material 20 of the frame 11 for the installation of any desired number, shapes, and types of semiconductor devices therein. The cavity 22 surrounds and encloses any semiconductor device or semiconductor devices installed therein on the top and sides thereof. The cavity 22 having a desired size and a thickness essentially that approximate the semiconductor device to be installed therein, although the cavity 22 can be any desired size and thickness for use with different types of semiconductor devices to be installed therein.


The traces 12 may be formed of any suitable metal material, such as copper, copper alloy, etc., of any desired thickness of metal material suitable for the application of the pre-encapsulated cavity interposer 10. Any desired metal coating, such as a layer of gold, silver, nickel, palladium, alloys thereof, etc., and/or any desired coating of material may be used on the traces 12 at any desired location thereon for any purpose. The encapsulating material 20 may be of any suitable type for the application for the pre-encapsulated cavity interposer 10 and may contain any suitable amount of filler material and other additives therein, if desired for the formation of the pre-encapsulated frame 11. The encapsulation material 20 surrounds each trace 12 insulating the trace 12 while providing a suitable connection area 15 on the first portion 14 for connection to a semiconductor device and connection areas 18 on the second portion. The connection area 15 may include any desired layers of metal thereon, such as gold, silver, nickel, palladium, alloys thereof, etc. A surface 24 formed opposite of the cavity 22 of the pre-encapsulated cavity interposer 10 is generally planar having areas free of encapsulation material for the connection areas 18 of the second portions 16 of the traces 12. If desired, the surface 24 may include other areas free of encapsulation material 10 for connection areas for the first portion 14 of a trace 12 (not shown) so that both the first portion 14 and second portion 16 of a trace may include connection areas on the upper and lower surfaces thereof. Similarly, if desired, the surface 24 may have a cavity of any desired sized and shape, such as cavity 22, formed therein (not shown).


The pre-encapsulated cavity frame 10 may be formed in strip form of any desired length and configuration pattern or in panel forms having any desired geometric shape and physical size. The pre-encapsulated cavity frame 10 is constructed using a base material (not shown), having the traces 12 patterned on the base material having any size, pitch, pattern, shape, thickness, length, etc., with the encapsulation material 20 providing support for the traces 12 being applied thereover. After the formation of the pre-encapsulated cavity interposer 10 on the base material, the base material is removed leaving the pre-encapsulation frame 10. The pre-encapsulated cavity frame 10 may be formed for stacking of multiple pre-encapsulation frames having any desired number of semiconductor devices therein one on top the other being electrically interconnected by the connection areas 18 of the ends of the second portions 16 of the traces 12 contacting each other as desired.


Referring to drawing FIG. 1A, illustrated in a top view is a portion of a strip of pre-encapsulation frames 10, which may be cut or severed into individual pre-encapsulation frames 10 at any desired time of use.


Referring to drawing FIG. 1B, illustrated in a top view is a portion of a panel of pre-encapsulation frames 10, which may be cut or severed into individual pre-encapsulation frames 10 at any desired time of use.


Referring to drawing FIG. 2, the pre-encapsulated cavity frame 10 is illustrated in cross section having a flip-chip type semiconductor device 30 attached to connection areas 15 of the first portions 14 of a leads 12 using solder balls 32, or solder bumps, solder stud bumps, or gold stud bumps located between bond pads of the semiconductor device 30 and the connection areas 15. The cavity 22 of the pre-encapsulated cavity frame 10 having the semiconductor device 30 located therein is filled with any suitable liquid encapsulant material, underfill material, etc., to retain and environmentally seal the semiconductor device 30 in the cavity 22 forming an essentially planar lower surface 36 opposite the surface 24 of the pre-encapsulated cavity interposer 10 at essentially the same level as that of the lower surface 18 of the second portion 16 of traces 12.


Referring to drawing FIG. 2A, the pre-encapsulated cavity frame 10 is illustrated in cross section having a flip-chip type semiconductor device 30 attached to connection areas 15, which extend below the lower surface 20′ of the encapsulant material 20 covering the lower surface 18 of the second portion 16 of the traces 12 having one or more grooves or recesses 15′ therein of the first portions 14 of a leads 12 using solder balls 32, or solder bumps, solder stud bumps, or gold stud bumps located between bond pads of the semiconductor device 30 and the connection areas 15. The one or more grooves or recesses 15′ in the connection areas facilitate the location of the semiconductor device 30 in the cavity 22 in the proper location with respect to connection areas 15 using conventional semiconductor device attachment equipment. The one or more grooves or recesses 15′ may be formed having any suitable geometric shape and desired depth in the connections areas 15 by any suitable method, such as etching, coining, laser forming, etc. The cavity 22 of the pre-encapsulated cavity frame 10 having the semiconductor device 30 located therein is filled with any suitable liquid encapsulant material, underfill material, etc., to retain and environmentally seal the semiconductor device 20 in the cavity 22 forming an essentially planar lower surface 36 opposite the surface 24 of the pre-encapsulated cavity interposer 10 at essentially the same level as that of the lower surface 18 of the second portion 16 of traces 12.


Referring to drawing FIG. 2B, the pre-encapsulated cavity frame 10 is illustrated in cross section having a flip-chip type semiconductor device 30 attached to connection areas 15, which extend below the lower surface 20′ of the encapsulant material 20 covering the lower surface 18 of the second portion 16 of the traces 12 having two or more grooves or recesses 15′ therein of the first portions 14 of a leads 12 using two or more solder balls 32, or solder bumps, solder stud bumps, or gold stud bumps located between bond pads of the semiconductor device 30 and the connection areas 15. The two or more grooves or recesses 15′ in the connection areas facilitate the location of the semiconductor device 30 in the cavity 22 in the proper location with respect to connection areas 15 using conventional semiconductor device attachment equipment. The two or more grooves or recesses 15′ may be formed having any suitable geometric shape and desired depth in the connections areas 15 by any suitable method, such as etching, coining, laser forming, etc. The cavity 22 of the pre-encapsulated cavity frame 10 having the semiconductor device 30 located therein is filled with any suitable liquid encapsulant material, underfill material, etc., to retain and environmentally seal the semiconductor device 20 in the cavity 22 forming an essentially planar lower surface 36 opposite the surface 24 of the pre-encapsulated cavity interposer 10 at essentially the same level as that of the lower surface 18 of the second portion 16 of traces 12.


Referring to drawing FIG. 2C, the pre-encapsulated cavity frame 10 is illustrated in cross section having a flip-chip type semiconductor device 30 attached to connection areas 15, which are located at essentially the same level as the lower surface 20′ of the encapsulant 20 having one or more grooves or recesses 15′ therein of the first portions 14 of a leads 12 using solder balls 32, or solder bumps, solder stud bumps, or gold stud bumps located between bond pads of the semiconductor device 30 and the connection areas 15. The one or more grooves or recesses 15′ in the connection areas facilitate the location of the semiconductor device 30 in the cavity 22 in the proper location with respect to connection areas 15 using conventional semiconductor device attachment equipment. The one or more grooves or recesses 15′ may be formed having any suitable geometric shape and desired depth in the connections areas 15 by any suitable method, such as etching, coining, laser forming, etc. The cavity 22 of the pre-encapsulated cavity frame 10 having the semiconductor device 30 located therein is filled with any suitable liquid encapsulant material, underfill material, etc., to retain and environmentally seal the semiconductor device 20 in the cavity 22 forming the essentially planar lower surface 36 opposite the surface 24 of the pre-encapsulated cavity interposer 10 at essentially the same level as that of the lower surface 18 of the second portion 16 of traces 12.


Referring to drawing FIG. 2D, the pre-encapsulated cavity frame 11 is illustrated in cross section having a flip-chip type semiconductor device 30 attached to connection areas 15, which extend below the lower surface 20′ of the encapsulant material 20 covering the lower surface 18 of the second portion 16 of the traces 12 having two or more grooves or recesses 15′ therein of the first portions 14 of a leads 12 using two or more solder balls 32, or solder bumps, solder stud bumps, or gold stud bumps located between bond pads of the semiconductor device 30 and the connection areas 15. The two or more grooves or recesses 15′ in the connection areas facilitate the location of the semiconductor device 30 in the cavity 22 in the proper location with respect to connection areas 15 using conventional semiconductor device attachment equipment. The two or more grooves or recesses 15′ may be formed having any suitable geometric shape and desired depth in the connections areas 15 by any suitable method, such as etching, coining, laser forming, etc. The cavity 22 of the pre-encapsulated cavity frame 10 having the semiconductor device 30 located therein is filled with any suitable liquid encapsulant material, underfill material, etc., to retain and environmentally seal the semiconductor device 20 in the cavity 22 forming an essentially planar lower surface 36 opposite the surface 24 of the pre-encapsulated cavity interposer 10 at essentially the same level as that of the lower surface 18 of the second portion 16 of traces 12.


Referring to drawing FIG. 2E, the pre-encapsulated cavity frame 10 is illustrated in cross section having a flip-chip type semiconductor device 30 attached to connection areas 15, which are located at essentially the same level as the lower surface 20′ of the encapsulant 20 having a roughened surface 15″ therein of the first portions 14 of a leads 12 using solder balls 32, or solder bumps, solder stud bumps, or gold stud bumps located between bond pads of the semiconductor device 30 and the connection areas 15. The roughened surface 15″ in the connection areas 15 facilitate the location of the semiconductor device 30 in the cavity 22 in the proper location with respect to connection areas 15 using conventional semiconductor device attachment equipment. The roughened surface 15″ may be formed having any suitable geometric shape and desired depth in the connections areas 15 by any suitable method, such as etching, coining, laser forming, etc. The cavity 22 of the pre-encapsulated cavity frame 10 having the semiconductor device 30 located therein is filled with any suitable liquid encapsulant material, underfill material, etc., to retain and environmentally seal the semiconductor device 20 in the cavity 22 forming an essentially planar lower surface 36 opposite the surface 24 of the pre-encapsulated cavity interposer 10 at essentially the same level as that of the lower surface 18 of the second portion 16 of traces 12.


Referring to drawing FIG. 3, a pair of pre-encapsulated cavity frames 10 are illustrated in cross section, each having a semiconductor device 30 located in cavity 22. Each semiconductor device 20 is attached to the encapsulation material 20 using a suitable adhesive 38, which may be either a layer of adhesive or a double-sided adhesive tape, to retain the semiconductor device 20 in the cavity 22 prior to the filling of the cavity 22 with any suitable liquid encapsulant material, underfill material, etc., to retain and environmentally seal the semiconductor device 20 in the cavity 22 forming an essentially planar lower surface 36 opposite the surface 24 of the pre-encapsulated cavity frame 10 at essentially the same level as that of the lower surface 18 of the second portion 16 of traces 12. As illustrated, the first portions of the traces 12 are connected to the bond pads of the semiconductor device 30 using bond wires 40, rather than a flip-chip style type of attachment. If desired, an anisotropic conductive film 42 (shown in dashed lines) or non-conductive film 42 (shown in dashed lines) may be used to seal the semiconductor device in the cavity 22 without the use of an encapsulant material 34 in the cavity 22. A solder paste 44 may be applied to the connection areas 18 of the second portion of traces 12 for reflow and connection of the pre-encapsulated cavity interposers 10.


Referring to drawing FIG. 4, the pre-encapsulation frame 10 is illustrated in cross section having a flip-chip type semiconductor device 30 having bond pads on the active surface thereof about two sides of the semiconductor device 30 attached to the first portion 14 of the traces 12 with the cavity 22 filled with any suitable liquid encapsulant material, underfill material, etc., to retain and seal the semiconductor device 20 in the cavity 22 forming an essentially planar lower surface 36 opposite the surface 24 of the pre-encapsulated cavity frame 10 at essentially the same level as that of the lower surface 18 of the second portion 16 of traces 12. If desired, a layer of adhesive or a double sided adhesive tape 38 may be used to retain the semiconductor device 30 in the cavity 22 prior to the reflow of the solder balls 32 to attach the semiconductor device 30 to the connection areas 15 of the first portion 14 of the traces 12.


Referring to drawing FIG. 5, the pre-encapsulated cavity frame 10 is illustrated in cross section configured to a semiconductor device 30 having bond pads on the active surface thereof along one side thereof. The traces 12 are formed in a pattern so that a first portion 14 of one trace is longer than the first portion 14 of another trace 12 to connect to a desired bond pad on the semiconductor device 30 in a flip-chip style type of arrangement described hereinbefore.


Referring to drawing FIG. 5A the pre-encapsulated cavity frame 10 is illustrated in cross section configured to a semiconductor device 30 having bond pads on the active surface thereof in a 1.5 sided configuration as known in the art. The traces 12 are formed in a pattern so that a first portion 14 of one trace is longer than the first portion 14 of another trace 12 to connect to a desired bond pad on the semiconductor device 30 in a flip-chip style type of arrangement described hereinbefore.


Referring to drawing FIG. 5B, the pre-encapsulated cavity frame 10 is illustrated in cross section configured to a semiconductor device 30 having bond pads on the active surface thereof solely along the long side of the semiconductor device 20. The traces 12 are formed to in a pattern to vary in length and configuration so that the first portion 14 of a trace connects to a desired bond pad of the semiconductor device 30 in a flip-chip style type arrangement described hereinbefore.


Referring to drawing FIG. 5C, a pre-encapsulated cavity frame 10 is illustrated in a plan view to show the layout of the traces 12 for a 2-sided bond pad configuration for a semiconductor device 30 having bond pads on the active surface thereof located on two sides of the semiconductor device 30. As illustrated the second portions 16 of the traces 12 extend from each side of the pre-encapsulated cavity interposer 10 to extend over bond pads 31 located on the semiconductor die 30. The pre-encapsulated frame 10 is typically used for a semiconductor device 30 such as described in drawing FIG. 4.


Referring to drawing FIG. 5D, a pre-encapsulated cavity frame 10 is illustrated in plan view to show the layout of the traces 12 for a 1-sided bond pad configuration for a semiconductor device 30 having bond pads on the active surface thereof located on one side of the semiconductor device 30. As illustrated the second portions 16 of the traces 12 extend from each side of the pre-encapsulated cavity frame 10 to extend over the bond pads 31 located on the semiconductor die 30. The pre-encapsulated cavity frame 10 is typically used for a semiconductor device 30 such as described in drawing FIG. 5.


Referring to drawing FIG. 5E, a pre-encapsulated cavity frame 10 is illustrated in plan view to show the layout of the traces 12 for a 1.5-sided bond pad configuration for a semiconductor device 30 having bond pads on the active surface thereof located on 1.5 sides of the semiconductor device 30. As illustrated the second portions 16 of the traces 12 extend from each side of the pre-encapsulated frame 10 to extend over the bond pads 31 located on the semiconductor die 30. The pre-encapsulated frame 10 is typically used for a semiconductor device 30 such as described in drawing FIG. 5A.


Referring to drawing FIG. 5F, a pre-encapsulated frame 10 is illustrated in plan view to show the layout of the traces 12 for a 1-sided bond pad configuration for a semiconductor device 30 having bond pads on the active surface thereof located on a long side of the semiconductor device 30. As illustrated the second portions 16 of the traces 12 extend from each side of the pre-encapsulated cavity interposer 12 to extend over the bond pads 31 located on the semiconductor die 30. The pre-encapsulated frame 10 is typically used for a semiconductor device 30 such as described in drawing FIG. 5B.


Referring to drawing FIG. 6, the pre-encapsulation frame 10 is illustrated in cross section where two pre-encapsulation frames 10 are stacked and connected in DDP form by reflowed solder paste 44 connecting the connecting surfaces 18 of the second portions 16 of the traces 12. The semiconductor devices 30 are attached to the first portions 14 of the traces 12 in a flip-chip style type of arrangement described hereinbefore.


Referring to drawing FIG. 7, the pre-encapsulation frame 10 is illustrated in cross section where four pre-encapsulation frames 10 are stacked and connected in QDP form by reflowed solder paste 44 connecting the connecting surfaces 18 of the second portions 16 of the traces 12. The semiconductor devices 30 are attached to the first portions 14 of the traces 12 in a flip-chip style type of arrangement described hereinbefore.


Referring to drawing FIG. 8, the pre-encapsulation frame 10 is illustrated in cross section configured to connect to two semiconductor devices 30 having bond pads on the active surface thereof in a one-sided configuration as known in the art. The traces 12 are formed in a pattern so that a first portion 14 of one trace is longer than the first portion 14 of another trace 12 to connect to a desired bond pad on the semiconductor device 30 in a flip-chip style type of arrangement described hereinbefore. An adhesive 38 may attach the semiconductor device 30 to the encapsulated traces 12 and to each other. The semiconductor devices 30 are stacked having an offset from each other along the side of the semiconductor device 30 having the bond pads located there along. As illustrated, some of the traces 12 are formed having a stepped second portion 14′ to attach to bond pads on one side of the lower semiconductor device 30.


Referring to drawing FIG. 8A, the pre-encapsulation frame 10 is illustrated in cross section configured to connect to two semiconductor devices, a controller semiconductor device 60 and a NAND semiconductor device 50, each having bond pads on the active surface thereof as described herein as known in the art. The traces 12 are formed in a pattern so that an upper first portion 14 of one trace connects to bond pads of the controller semiconductor device 60 while the lower first portions 14′ connect to bond pads on the active surface of a NAND semiconductor device 50 in flip-chip style types of arrangement described hereinbefore. An insulating adhesive or suitable insulating adhesive tape 38′ may attach the semiconductor device 60 to the encapsulated traces 12 and to the semiconductor device 50. The semiconductor devices 30 are in a stacked arrangement with the pre-encapsulation frame 10 being thicker to accommodate two semiconductor devices therein with the cavity 22 being a stepped arrangement to accommodate two semiconductor devices having different sizes. The cavity 22 is filled and environmentally sealed with a suitable encapsulant 36.


Referring to drawing FIG. 9, the pre-encapsulation frame 10 is illustrated in cross section in a stacked and interconnected configuration for use with a semiconductor device 60, such as a controller semiconductor device known in the art, and another semiconductor device 50, such as a DRAM or NAND Flash memory type semiconductor device, is a stacked configuration. Both of the pre-encapsulation frames 10 have been formed having two second portions 16 for the traces 12. The upper pre-encapsulation frame 10 is formed having the first portions 14 of the traces 12 configured to attach to the bond pads of the semiconductor device 60, which are located solely along one side thereof, such as described in drawing FIG. 5B hereinbefore in a flip-chip style type arrangement. The lower pre-encapsulation frame 10 is formed with the first portions 14 of the traces 12 configured for attachment to the bond pads on the active surface of the semiconductor device 50, which are located along two sides thereof in a flip-chip style type arrangement as described herein.


Referring to drawing FIG. 10, the pre-encapsulation frame 10 is illustrated in cross section in a stacked and interconnected configuration for use with a semiconductor device 60, such as a controller semiconductor device known in the art, and two semiconductor devices 30, such as a NAND Flash memory type semiconductor device. All of the pre-encapsulation frames 10 have been formed having two second portions 16 for the traces 12. The upper pre-encapsulation frame 10 is formed having the first portions 14 of the traces 12 configured to attach to the bond pads of the semiconductor device 30, which are located solely along one side thereof, such as described in drawing FIG. 5B hereinbefore in a flip-chip style type arrangement. The lower pre-encapsulation frames 10 are formed with the first portions 14 of the traces 12 configured for attachment to the bond pads on the active surface of the semiconductor device 50, which are located along two sides thereof in a flip-chip style type arrangement as described herein.


Referring to drawing FIG. 11, the pre-encapsulation frame 10 is illustrated in cross section in a stacked and interconnected configuration for use with semiconductor device 60, such as a controller semiconductor device known in the art, and eight other semiconductor devices 50, such as a NAND Flash memory type semiconductor device, in a stacked configuration. All pre-encapsulation frames 10 have been formed having two second portions 16 for the traces 12. The upper pre-encapsulation frame 10 is formed having the first portions 14 of the traces 12 configured to attach to the bond pads of the semiconductor device 60, which are located solely along one side thereof, such as described in drawing FIG. 5B hereinbefore in a flip-chip style type arrangement. The lower pre-encapsulation frame 10 is formed with the first portions 14 of the traces 12 configured for attachment to the bond pads on the active surface of the semiconductor device 50, which are located along two sides thereof in a flip-chip style type arrangement as described herein.


Referring to drawing FIG. 12, the pre-encapsulation frame 10 is illustrated in cross section in a stacked and interconnected configuration for use with semiconductor devices 50, such as DRAM Flash memory type semiconductor device having the bond pads located on the active surface thereof in essentially a single column in essentially the center of the active surface. Both pre-encapsulation frames 10 have been formed having two second portions 16 for the traces 12. The upper pre-encapsulation frame 10 is formed having the first portions 14 of the traces 12 configured to attach to the bond pads of the semiconductor device 50 hereinbefore in a flip-chip style type arrangement. Each pre-encapsulation frame 10 is connected to the other by reflowed solder paste 44 between the connection areas 18 of the second portions 16 of the traces 12.


Referring to drawing FIG. 13, the pre-encapsulation frame 10 is illustrated in cross section in a stacked and interconnected configuration for use with semiconductor devices 50, such as DRAM Flash memory type semiconductor device, having the bond pads located on the active surface thereof in essentially a two columns in essentially the center portion of the active surface of the semiconductor devices 50. Both pre-encapsulation frames 10 have been formed having two second portions 16 for the traces 12. The upper pre-encapsulation frame 10 is formed having the first portions 14 of the traces 12 configured to attach to the bond pads of the semiconductor device 50 hereinbefore in a flip-chip style type arrangement. Each pre-encapsulation frame 10 is connected to the other by reflowed solder paste 44 between the connection areas 18 of the second portions 16 of the traces 12.


Referring to drawing FIG. 14, the pre-encapsulation frame 10 is illustrated in cross section in a stacked and interconnected configuration for with use for a variety of different types of semiconductor devices 50, 60 having bond pads located on their active surfaces along a number of sides thereof as described hereinbefore with all semiconductor devices 50, 60 connected to circuits on a suitable substrate 1, such as a printed circuit board. All pre-encapsulation frames 10 have been formed having three second portions 16 for the traces 12. The upper pre-encapsulation frame 10 is formed having the first portions 14 of the traces 12 configured to attach to the bond pads of the semiconductor device 50 hereinbefore in a flip-chip style type arrangement. Each pre-encapsulation frame 10 is connected to the other and to the circuits on the substrate 1 by reflowed solder paste 44 between the connection areas 18 of the second portions 16 of the traces 12 and the circuits on the substrate 1.


Referring to drawing FIG. 15, a pre-encapsulation frame 10 is illustrated in cross section in a configuration for use with a CMOS imager semiconductor device (not illustrated). The pre-encapsulation frame 10 includes a central aperture 11 therein.


Referring to drawing FIG. 15A, the pre-encapsulation frame 10 illustrated in cross section in FIG. 15 is illustrated in a top view showing the four sides forming the pre-encapsulation frame 10, the central aperture 11, first portion 14 and second portion 16 of traces 12, and encapsulation material 20.


Referring to drawing FIG. 15B, the pre-encapsulation frame 10 is illustrated in cross section having a CMOS imager semiconductor device 70 having an imaging area 72 connected in a flip-chip style to using gold to solder bumps to the first portion 14 of the traces 12 and having a glass 74, a transparent member, located over central aperture 11 contacting the upper surface 24 of the encapsulant 20 and attached to the CMOS imager semiconductor device 70 by members 76 extending from a lower surface 78 of the glass 74, through the aperture 11, and attached to the CMOS imager semiconductor device 70.


Referring to drawing FIG. 15C, the pre-encapsulation frame 10 is illustrated in cross section having a CMOS imager semiconductor device 70 attached to encapsulant 20 using a suitable adhesive with the CMOS imager semiconductor device 70 connected to first portions 14 of the traces 12 using bond wires. The glass 74 is located over aperture 11 having the members 76 attaching the glass to the encapsulant 20. The second portions 16 of traces 12 are formed having connection areas 18.


Referring to drawing FIG. 15D, the pre-encapsulation frame 10 is illustrated in cross section, as in drawing FIG. 15 and top view in drawing FIG. 15A, for the first step in the forming of the CMOS imager semiconductor device 70 attachment thereto in a flip-chip style. In step 2, the CMOS imager semiconductor device 70 is attached to the first portions 14 of the traces 12 using gold to reflowed solder ball or bump type attachment in a flip-chip type style. In step 3, the members 76 are attached to the CMOS imager semiconductor device 70 using a suitable type adhesive. In step 4, the glass 74 is attached to the members 74 using a suitable adhesive. In step 5, a suitable encapsulant 34 is used to fill the cavity 22 to seal the CMOS imager semiconductor device 70 in the pre-encapsulation frame 10. In step 6, solder paste 44 is applied to contact areas 18 of the second portion 16 of the traces 12 for connection of the CMOS imager semiconductor device 70 to a camera chip module (not shown). This process may also be used for a CMOS imager semiconductor device 70 having connections to the first portions 14 of the traces 12 using bond wires has described herein with respect to drawing FIG. 15C.


Referring to drawing FIG. 16, the pre-encapsulation frame 10 is illustrated in cross section as shown in drawing FIG. 15C having a CMOS imager semiconductor device 70 attached thereto and a series of pre-encapsulation frames 10 having various semiconductor devices attached thereto in a stacked configuration as illustrated in drawing FIG. 14.


Referring to drawing FIG. 17, the pre-encapsulation frame 10 is illustrated in cross section as shown in drawing FIG. 15C having a CMOS imager semiconductor device 70 attached thereto and an additional pre-encapsulation frame 10 having a additional lens 86 attached to first portions 14 of traces 12 by a suitable adhesive 88 in cavity 22 of the pre-encapsulation frame 10. The second portions 16 of the traces 12 are connected using solder paste 44 at the connection areas 18 of the second portions 16. As many additional lenses 86 may be attached to re-encapsulation frames 10 and stacked on a preceding pre-encapsulation frame 10 having a lens 86 installed therein.


Referring to drawing FIG. 18, a pre-encapsulation frame 10 is illustrated in cross section as shown in drawing FIG. 15C having a CMOS imager 70 attached thereto and an additional pre-encapsulation frames 10 having an additional lens 86 attached to first portions 14 of traces 12 by a suitable adhesive 88 in cavity 22 of the pre-encapsulation frame 10. The second portions 16 of the traces 12 are connected using solder paste 44 at the connection areas 18 of the second portions 16. As many additional lenses 86 may be attached to pre-encapsulation frames 10 and stacked on a preceding pre-encapsulation frame 10 having a lens 86 installed therein. As illustrated, the additional two lenses 86 are used for an optical zoom effect for a camera module (not shown).


Having described the inventions of the pre-encapsulated interposer frame, it will be apparent to one of ordinary skill in the art that changes and modifications may be made thereto, such as the addition of vertical molded guides in the cavity of the pre-encapsulated interposer frame to guide a semiconductor device in position in the cavity, using a pre-capsulated interposer frame to house three or more semiconductor devices, the use of four or more second portions of the traces connected to first portions of the traces to connect to a semiconductor device, etc. Such changes or modifications are intended to be covered by the claimed inventions.

Claims
  • 1. A semiconductor assembly including a pre-encapsulated frame, the assembly comprising: a structure comprising an encapsulation material and having a cavity therein, the cavity having a portion of the structure extending thereover and another portion extending therearound;at least two semiconductor devices located in the cavity of the structure; anda plurality of traces located in the encapsulation material of the structure, each trace having an upper first portion extending in the portion of the structure extending over the cavity, a lower first portion extending in a direction parallel to the direction in which the upper first portion extends in the portion of the structure extending over the cavity, and a second portion extending in the another portion of the structure connected to the first portion, one end of the second portion being exposed for connection thereto,wherein the upper first portion of at least one trace of the plurality of traces has a length greater than a length of the lower first portion of the at least one trace of the plurality of traces.
  • 2. The assembly of claim 1, wherein the one end of the second portion of a trace of the plurality of traces includes at least one of one or more recesses therein and a roughened surface.
  • 3. The assembly of claim 1, wherein the plurality of traces comprises: a first plurality of traces having a first portion extending from one side of the structure across a portion of the cavity; anda second plurality of traces having a first portion extending from another side of the structure across a portion of the cavity.
  • 4. The assembly of claim 3, wherein the plurality of traces further comprise: a third plurality of traces having a first portion extending from a third side of the structure across a portion of the cavity.
  • 5. The assembly of claim 4, wherein the plurality of traces further comprise: a fourth plurality of traces having a first portion extending from a fourth side of the structure across a portion of the cavity.
  • 6. The assembly of claim 1, wherein the second portion of a trace includes two portions exposed from the structure.
  • 7. The assembly of claim 1, wherein another end of a trace is exposed for connection thereto.
  • 8. The assembly of claim 1, wherein the pre-encapsulated frame comprises one of a strip of pre-encapsulated frames.
  • 9. The assembly of claim 1, wherein the pre-encapsulated frame comprises one of a panel of pre-encapsulated frames.
  • 10. The assembly of claim 1, wherein at least one semiconductor device of the at least two semiconductor devices comprises a flip-chip type semiconductor device.
  • 11. The assembly of claim 1, wherein at least one semiconductor device of the at least two semiconductor devices comprises a semiconductor device having at least one bond pad thereof connected to at least one trace using a bond wire.
  • 12. The assembly of claim 1, wherein the plurality of traces comprises a plurality of traces configured for connection to at least one semiconductor device having bond pads in a one-sided layout and at least another semiconductor device.
  • 13. The assembly of claim 1, wherein the plurality of traces comprises a plurality of traces configured for connection to at least one semiconductor device having the bond pads thereof in a 1.5 sided layout and at least another semiconductor device.
  • 14. The assembly of claim 1, wherein the plurality of traces comprises a plurality of traces configured for connection to at least one semiconductor device having the bond pads thereof in a one sided layout along the long side of the semiconductor device and at least another semiconductor device.
  • 15. The assembly of claim 1, wherein the plurality of traces comprises a plurality of traces configured for connection to at least one semiconductor device having the bond pads thereof in a two sided layout and at least another semiconductor device.
  • 16. The assembly of claim 1, wherein the plurality of traces comprises a plurality of traces configured for connection to at least one semiconductor device having the bond pads thereof located essentially in the center of the semiconductor device and at least another semiconductor device.
  • 17. The assembly of claim 1, wherein the plurality of traces comprises a plurality of traces configured for connection to at least one semiconductor device having the bond pads thereof located essentially in a single row in the center of the semiconductor device and at least another semiconductor device.
  • 18. The assembly of claim 1, wherein the plurality of traces comprises a plurality of traces configured for connection to at least one semiconductor device having the bond pads thereof located essentially in multiple rows essentially in the center of the semiconductor device and at least another semiconductor device.
  • 19. The assembly of claim 1, further comprising: encapsulation material located in the cavity of the structure.
  • 20. The assembly of claim 1, wherein the one end of the second portion of a trace of the plurality of traces includes one of a groove therein and a roughened surface thereon.
  • 21. The assembly of claim 1, wherein the second portion of a trace of the plurality of traces comprises a plurality of portions, each portion having one end of the second portion exposed for connection thereto.
  • 22. A semiconductor assembly including a pre-encapsulated frame, the assembly comprising: a first structure comprising an encapsulation material and having a cavity therein, the cavity having a portion of the first structure extending thereover and another portion extending therearound;a plurality of traces located in the first structure, each trace having a first portion having only a first length extending in the portion of the first structure extending over the cavity and a second portion extending in the another portion of the structure connected to the first portion, one end of the second portion being exposed for connection thereto,wherein the first portion of at least one trace of the plurality of traces located in the first structure has a first length;a first semiconductor device located in the cavity of the first structure;a second structure comprising an encapsulation material and having a cavity therein, the cavity having a portion of the second structure extending thereover and another portion extending therearound;a plurality of traces located in the second structure, each trace having a first portion having only a second, different length extending in a direction parallel to the direction in which the first portion of the plurality of traces of the first structure extends in the portion of the second structure extending over the cavity and a second portion extending in the another portion of the second structure connected to the first portion, one end of the second portion being exposed for connection thereto by the one end of the second portion of a trace of the plurality of traces of the first structure; anda second semiconductor device located in the cavity of the second structure.
  • 23. The assembly of claim 22, wherein the first semiconductor device comprises a NAND semiconductor memory device.
  • 24. The assembly of claim 23, wherein the second semiconductor device comprises a DRAM semiconductor memory device.
  • 25. The assembly of claim 22, wherein the first semiconductor device comprises a controller semiconductor device.
  • 26. The assembly of claim 22, wherein the first semiconductor device comprises one of a controller semiconductor device and a NAND semiconductor memory device and the second semiconductor device comprises one of a NAND semiconductor memory device and a DRAM semiconductor memory device.
  • 27. The assembly of claim 22, further comprising: a substrate having circuits thereon connected to one of the first structure and the second structure.
  • 28. A semiconductor assembly comprising a pre-encapsulated frame, the assembly comprising: a structure comprising an encapsulation material and having a cavity therein, the cavity having a portion of the structure extending thereover and another portion extending therearound; anda plurality of traces located in the structure, each trace having a first portion extending in the portion of the structure extending over the cavity and a second portion extending in the another portion of the structure connected to the first portion, one end of the second portion being exposed for connection thereto, the first portion of at least one trace of the plurality of traces connected to a first semiconductor device and the first portion of at least another trace of the plurality of traces connected to a second semiconductor device,wherein the first portion of the at least one trace of the plurality of traces has a length greater than a length of the first portion of the at least another trace of the plurality of traces.
  • 29. The assembly of claim 28, wherein the first semiconductor device comprises a semiconductor device adhesively attached to a portion of the structure and the second semiconductor device comprises a semiconductor device adhesively attached to a portion of the first semiconductor device.
  • 30. A semiconductor assembly comprising a pre-encapsulated frame, the assembly comprising: a structure comprising an encapsulation material and having a cavity therein, the cavity having a portion of the structure extending thereover and another portion extending therearound; anda plurality of traces located in the structure, a first plurality of traces having a first length and a second plurality of traces having a second length, the first length being greater than the second length, each trace having a first portion extending in the portion of the structure extending over the cavity and a second portion extending in a direction parallel to the direction in which the upper first portion extends in the another portion of the structure connected to the first portion, one end of the second portion being exposed for connection thereto, the first portion of the first plurality of traces connected to a first semiconductor device and the first portion of the second plurality of traces connected to a second semiconductor device.
  • 31. The assembly of claim 30, further comprising: an encapsulant material located in the cavity.
  • 32. The assembly of claim 30, wherein the first semiconductor device comprises a semiconductor device located above the second semiconductor device in the cavity.
Priority Claims (1)
Number Date Country Kind
200803157-7 Apr 2008 SG national
US Referenced Citations (278)
Number Name Date Kind
3370203 Kravitz et al. Feb 1968 A
3904934 Martin Sep 1975 A
4143456 Inoue Mar 1979 A
4264917 Ugon Apr 1981 A
4300153 Hayakawa et al. Nov 1981 A
4323914 Berndlmaier et al. Apr 1982 A
4358552 Shinohara et al. Nov 1982 A
4507675 Fujii et al. Mar 1985 A
4642671 Rohsler et al. Feb 1987 A
4801998 Okuaki Jan 1989 A
4835120 Mallik et al. May 1989 A
4862245 Pashby et al. Aug 1989 A
4931852 Brown et al. Jun 1990 A
4961107 Geist et al. Oct 1990 A
4984059 Kubota et al. Jan 1991 A
4994411 Naito et al. Feb 1991 A
5019673 Juskey et al. May 1991 A
5051275 Wong Sep 1991 A
5086018 Conru et al. Feb 1992 A
5101465 Murphy Mar 1992 A
5108955 Ishida et al. Apr 1992 A
5111278 Eichelberger May 1992 A
5128831 Fox, III et al. Jul 1992 A
5144747 Eichelberger Sep 1992 A
5172303 Bernardoni et al. Dec 1992 A
5173764 Higgins, III Dec 1992 A
5184208 Sakuta et al. Feb 1993 A
5194930 Papathomas et al. Mar 1993 A
5218759 Juskey et al. Jun 1993 A
5220489 Barreto et al. Jun 1993 A
5241133 Mullen, III et al. Aug 1993 A
5241456 Marcinkiewicz et al. Aug 1993 A
5252853 Michii Oct 1993 A
5266834 Nishi et al. Nov 1993 A
5278726 Bernardoni et al. Jan 1994 A
5280192 Kryzaniwsky Jan 1994 A
5285352 Pastore et al. Feb 1994 A
5286679 Farnworth et al. Feb 1994 A
5293068 Kohno et al. Mar 1994 A
5295044 Araki et al. Mar 1994 A
5299092 Yaguchi et al. Mar 1994 A
5304842 Farnworth et al. Apr 1994 A
5311060 Rostoker et al. May 1994 A
5313096 Eide May 1994 A
5313366 Gaudenzi et al. May 1994 A
5327325 Nicewarner, Jr. Jul 1994 A
5334857 Mennitt et al. Aug 1994 A
5344795 Hashemi et al. Sep 1994 A
5373189 Massit et al. Dec 1994 A
5376825 Tukamoto et al. Dec 1994 A
5379186 Gold et al. Jan 1995 A
5383269 Rathmell et al. Jan 1995 A
5384689 Shen Jan 1995 A
5394303 Yamaji Feb 1995 A
5434105 Liou Jul 1995 A
5436203 Lin Jul 1995 A
5440169 Tomita et al. Aug 1995 A
5441684 Lee Aug 1995 A
5450283 Lin et al. Sep 1995 A
5461255 Chan et al. Oct 1995 A
5483024 Russell et al. Jan 1996 A
5484959 Burns Jan 1996 A
5488254 Nishimura et al. Jan 1996 A
5489538 Rostoker et al. Feb 1996 A
5489801 Blish, II Feb 1996 A
5552635 Kim et al. Sep 1996 A
5598033 Behlen et al. Jan 1997 A
5598034 Wakefield Jan 1997 A
5604376 Hamburgen et al. Feb 1997 A
5608265 Kitano et al. Mar 1997 A
5616958 Laine et al. Apr 1997 A
5625221 Kim et al. Apr 1997 A
5633530 Hsu May 1997 A
5641997 Ohta et al. Jun 1997 A
5652461 Ootssuki et al. Jul 1997 A
5656857 Kishita Aug 1997 A
5659952 Kovac et al. Aug 1997 A
5661086 Nakashima et al. Aug 1997 A
5668405 Yamashita Sep 1997 A
5677566 King et al. Oct 1997 A
5701233 Carson et al. Dec 1997 A
5754408 Derouiche May 1998 A
5770889 Rostoker et al. Jun 1998 A
5781415 Itoh Jul 1998 A
5798564 Eng et al. Aug 1998 A
5814885 Pogge et al. Sep 1998 A
5835988 Ishii Nov 1998 A
5838061 Kim Nov 1998 A
5844315 Melton et al. Dec 1998 A
5866953 Akram et al. Feb 1999 A
5883426 Tokuno et al. Mar 1999 A
5952611 Eng et al. Sep 1999 A
5952714 Sano et al. Sep 1999 A
5973403 Wark Oct 1999 A
5973924 Gillespie, Jr. Oct 1999 A
5991161 Samaras et al. Nov 1999 A
6013946 Lee et al. Jan 2000 A
6013948 Akram et al. Jan 2000 A
6031284 Song Feb 2000 A
6093029 Kwon et al. Jul 2000 A
6127726 Bright et al. Oct 2000 A
6137163 Kim et al. Oct 2000 A
6162693 Wang et al. Dec 2000 A
6172423 Lee Jan 2001 B1
6172874 Bartilson Jan 2001 B1
6188127 Senba et al. Feb 2001 B1
6190929 Wang et al. Feb 2001 B1
6198634 Armezzani et al. Mar 2001 B1
6235554 Akram et al. May 2001 B1
6277674 Wang et al. Aug 2001 B1
6297548 Moden et al. Oct 2001 B1
6313522 Akram et al. Nov 2001 B1
6335571 Capote et al. Jan 2002 B1
6417546 Trivedi et al. Jul 2002 B2
6420789 Tay et al. Jul 2002 B1
6448664 Tay et al. Sep 2002 B1
6456517 Kim et al. Sep 2002 B2
6476476 Glenn Nov 2002 B1
6492726 Quek et al. Dec 2002 B1
6498101 Wang Dec 2002 B1
6501165 Farnworth et al. Dec 2002 B1
6503805 Wang et al. Jan 2003 B2
6511868 Wang et al. Jan 2003 B2
6522018 Tay et al. Feb 2003 B1
6522019 Tay et al. Feb 2003 B2
6522375 Jang et al. Feb 2003 B1
6541395 Trivedi et al. Apr 2003 B1
6548330 Murayama et al. Apr 2003 B1
6548383 Trivedi et al. Apr 2003 B1
6555455 Wang et al. Apr 2003 B1
6559053 Wang et al. May 2003 B1
6566745 Beyne et al. May 2003 B1
6573592 Bolken Jun 2003 B2
6583518 Trivedi et al. Jun 2003 B2
6586826 Glenn et al. Jul 2003 B1
6599789 Abbott et al. Jul 2003 B1
6600335 Tay et al. Jul 2003 B2
6613617 Trivedi et al. Sep 2003 B2
6614104 Farnworth et al. Sep 2003 B2
6634100 Akram et al. Oct 2003 B2
6650007 Moden et al. Nov 2003 B2
6666751 Wang Dec 2003 B1
6667544 Glenn Dec 2003 B1
6673715 Trivedi et al. Jan 2004 B2
6674175 Tay et al. Jan 2004 B2
6693363 Tay et al. Feb 2004 B2
6700783 Liu et al. Mar 2004 B1
6703263 Wang et al. Mar 2004 B2
6716687 Wang et al. Apr 2004 B2
6717812 Pinjala et al. Apr 2004 B1
6723597 Abbott et al. Apr 2004 B2
6730553 Cho et al. May 2004 B2
6734905 Fossum et al. May 2004 B2
6740983 Tay et al. May 2004 B2
6740984 Tay et al. May 2004 B2
6744102 Trivedi et al. Jun 2004 B2
6753599 Kim Jun 2004 B2
6753616 Coyle Jun 2004 B2
6767778 Wang et al. Jul 2004 B2
6770921 Trivedi et al. Aug 2004 B2
6773960 Fee et al. Aug 2004 B2
6774022 Wang et al. Aug 2004 B2
6777794 Nakajima Aug 2004 B2
6784062 Cho et al. Aug 2004 B2
6784525 Kuan et al. Aug 2004 B2
6787923 Tan et al. Sep 2004 B2
6792142 Wang Sep 2004 B1
6803958 Wang Oct 2004 B1
6808994 Wang Oct 2004 B1
6812103 Wang Nov 2004 B2
6812529 Trivedi et al. Nov 2004 B2
6833627 Farnworth Dec 2004 B2
6835599 Kuan et al. Dec 2004 B2
6847220 Tay et al. Jan 2005 B2
6856010 Roeters et al. Feb 2005 B2
6858926 Moden et al. Feb 2005 B2
6864155 Wang Mar 2005 B2
6867131 Wang et al. Mar 2005 B2
6870247 Fee et al. Mar 2005 B2
6872660 Trivedi et al. Mar 2005 B2
6900494 Abbott et al. May 2005 B2
6903420 Wang Jun 2005 B2
6906407 Byers et al. Jun 2005 B2
6906415 Jiang et al. Jun 2005 B2
6913476 Yean et al. Jul 2005 B2
6927473 Wang et al. Aug 2005 B2
6930029 Wang et al. Aug 2005 B2
6946325 Yean et al. Sep 2005 B2
6949479 Wang Sep 2005 B2
6951777 Fee et al. Oct 2005 B2
6962841 Trivedi et al. Nov 2005 B2
6972214 Kuan et al. Dec 2005 B2
6972794 Wang et al. Dec 2005 B1
6974757 Wang Dec 2005 B2
6977419 Wang et al. Dec 2005 B2
6984570 Wang Jan 2006 B2
6987291 Abbott et al. Jan 2006 B2
7009188 Wang Mar 2006 B2
7012293 Wang Mar 2006 B2
7013044 Wang Mar 2006 B2
7018871 Tan et al. Mar 2006 B2
7026548 Bolken et al. Apr 2006 B2
7030640 Yee et al. Apr 2006 B2
7061124 Tan et al. Jun 2006 B2
7071012 Tan et al. Jul 2006 B2
7095083 Cho et al. Aug 2006 B2
7097036 Morita Aug 2006 B2
7109105 Wang et al. Sep 2006 B2
7112471 Boon et al. Sep 2006 B2
7112482 Abbott et al. Sep 2006 B2
7112876 Fee et al. Sep 2006 B2
7116122 Tay et al. Oct 2006 B2
7145228 Yean et al. Dec 2006 B2
7151303 Wang et al. Dec 2006 B2
7153731 Abbott et al. Dec 2006 B2
7154146 Wang et al. Dec 2006 B2
7169645 Bolken et al. Jan 2007 B2
7169662 Cho et al. Jan 2007 B2
7186168 Wang Mar 2007 B2
7189606 Wang et al. Mar 2007 B2
7190074 Tan et al. Mar 2007 B2
7198980 Jiang et al. Apr 2007 B2
7205656 Kim et al. Apr 2007 B2
7206447 Wang Apr 2007 B2
7217994 Zhu et al. May 2007 B2
7223626 Farnworth et al. May 2007 B2
7224020 Wang et al. May 2007 B2
7230343 Wang et al. Jun 2007 B2
7245007 Foster Jul 2007 B1
7247933 Juskey et al. Jul 2007 B2
7253493 Wang et al. Aug 2007 B2
7259435 Wang Aug 2007 B2
7285442 Moden et al. Oct 2007 B2
7285848 Onodera et al. Oct 2007 B2
7285971 Yee et al. Oct 2007 B2
7290080 Patel Oct 2007 B2
7314812 Wang Jan 2008 B2
7327020 Kwon Feb 2008 B2
7339257 Ozawa et al. Mar 2008 B2
7341881 Watkins et al. Mar 2008 B2
7344917 Gautham Mar 2008 B2
7348215 Lee Mar 2008 B2
7537959 Lee et al. May 2009 B2
7589410 Kim Sep 2009 B2
7759785 Corisis et al. Jul 2010 B2
7781877 Jiang et al. Aug 2010 B2
20010006828 McMahon Jul 2001 A1
20030205826 Lin et al. Nov 2003 A1
20030209787 Kondo et al. Nov 2003 A1
20040042190 Eng et al. Mar 2004 A1
20040253762 Lee Dec 2004 A1
20050054141 Kim et al. Mar 2005 A1
20050090050 Shim et al. Apr 2005 A1
20050253211 Minamio et al. Nov 2005 A1
20050258853 Sorimachi Nov 2005 A1
20050275750 Akram et al. Dec 2005 A1
20060071314 Ho et al. Apr 2006 A1
20060108676 Punzalan, Jr. et al. May 2006 A1
20060113598 Chen et al. Jun 2006 A1
20060118933 Haba Jun 2006 A1
20060186514 Shim et al. Aug 2006 A1
20060194373 Fee et al. Aug 2006 A1
20060220208 Onodera et al. Oct 2006 A1
20060220209 Karnezos et al. Oct 2006 A1
20070004089 Ebihara et al. Jan 2007 A1
20070007641 Lee et al. Jan 2007 A1
20070048969 Kwon et al. Mar 2007 A1
20070132081 Wang et al. Jun 2007 A1
20070145556 Bolken et al. Jun 2007 A1
20070166876 Kim et al. Jul 2007 A1
20070190690 Chow et al. Aug 2007 A1
20070210443 Merilo et al. Sep 2007 A1
20070290318 Tao et al. Dec 2007 A1
20080026506 Kim et al. Jan 2008 A1
20080042252 Moden et al. Feb 2008 A1
20080048301 Wang et al. Feb 2008 A1
20080048302 Lee et al. Feb 2008 A1
20080054432 Corisis et al. Mar 2008 A1
Foreign Referenced Citations (18)
Number Date Country
5277684 Jun 1977 JP
55128835 Oct 1980 JP
56004241 Jan 1981 JP
60094744 May 1985 JP
60178651 Sep 1985 JP
62109326 May 1987 JP
62115834 May 1987 JP
62261133 Nov 1987 JP
02306639 Dec 1990 JP
04157758 May 1992 JP
2004312008 Apr 2004 JP
2007288189 Jan 2007 JP
1062512 Jul 2001 KR
0242869 Nov 2005 TW
0255023 May 2006 TW
278947 Apr 2007 TW
0070676 Nov 2000 WO
2005083789 Sep 2005 WO
Related Publications (1)
Number Date Country
20090267171 A1 Oct 2009 US