This application claims priority from Japanese Patent Application Nos. 2006-213483 and 2006-061713, the contents of which are incorporated herein by reference in their entirety.
1. Field of the Invention
This invention relates to a semiconductor device and its manufacturing method, specifically to a packaged semiconductor device and its manufacturing method.
2. Description of the Related Art
A CSP (Chip Size Package) has received attention in recent years as a new packaging technology. The CSP means a small package having about the same outside dimensions as those of a semiconductor die packaged in it.
A BGA (Ball Grid Array) type semiconductor device has been known as a kind of CSP. The BGA type semiconductor device is provided with a plurality of ball-shaped conductive terminals that are electrically connected with pad electrodes disposed on a semiconductor substrate.
When the BGA type semiconductor device is mounted on electronic equipment, a semiconductor die housed in the BGA type semiconductor devise is electrically connected with an external circuit on a printed circuit board by bonding the conductive terminals to wiring patterns on the printed circuit board.
Such a BGA type semiconductor device is widely used because it has advantages in providing a large number of conductive terminals and in reducing size over other CSP type semiconductor devices such as an SOP (Small Outline Package) and a QFP (Quad Flat Package), which have lead pins protruding from their sides.
A wiring layer 107 electrically connected with the pad electrode 102 is formed on the second insulation film 106. The wiring layer 107 is formed over the side surface and the back surface of the semiconductor substrate 100. A protection film 108 made of solder resist or the like is formed to cover the second insulation film 107 and the wiring layer 107. Openings are formed in the protection film 108 at predetermined regions on the wiring layer 107. There are formed ball-shaped conductive terminals 109 connected with the wiring layer 107 through the openings. The technology mentioned above is described in Japanese Unexamined Patent Publication No. 2002-512436.
In manufacturing the BGA type semiconductor devices, however, simplifying the manufacturing process and reducing the manufacturing cost have been required. In addition, reducing the thickness and the size of the BGA type semiconductor device has been required for higher packaging density. Also, there has been required a semiconductor device suitable for a small and high density stacked structure.
This invention is directed to solve the problems addressed above and has following features. This invention offers a semiconductor device including a semiconductor substrate, a supporter that is bonded to a top surface of the semiconductor substrate in a way that at least a portion of a periphery of the supporter extends off an edge of the semiconductor substrate, a connecting electrode disposed below the supporter and a protection layer having an opening above the connecting electrode and covering a side surface of the semiconductor substrate, while there is no wiring layer over a back surface of the semiconductor substrate.
This invention also offers a semiconductor device including a semiconductor substrate having an opening penetrating through the semiconductor substrate from its top surface to its back surface, a supporter bonded to the top surface of the semiconductor substrate, a connecting electrode disposed below the supporter and a protection layer having an opening above the connecting electrode and covering a side surface of the semiconductor substrate, while there is no wiring layer over the back surface of the semiconductor substrate.
This invention also offers the semiconductor device wherein the supporter has a through-hole that penetrates through the supporter from its top surface to its back surface.
This invention also offers a semiconductor device made of a plurality of the above-mentioned devices which are stacked and electrically connected with each other via the through-hole.
And a manufacturing method of a semiconductor device of this invention has following features. This invention offers a method of manufacturing a semiconductor device including providing a semiconductor substrate having a connecting electrode formed on a top surface of the semiconductor substrate through an insulation film, attaching a supporter to the top surface of the semiconductor substrate, exposing the connecting electrode by removing the semiconductor substrate and the insulation film and forming a protection layer having an opening above the connecting electrode, wherein no wiring layer is formed over a back surface of the semiconductor substrate.
This invention also offers the method of manufacturing the semiconductor device further including forming a through-hole in the supporter at a location corresponding to an electrode for connection with another device.
This invention offers the method of manufacturing the semiconductor device further including forming a conductive terminal in the through-hole.
This invention also offers the method of manufacturing the semiconductor device further including stacking a plurality of the semiconductor devices so that neighboring semiconductor devices are connected with each other through the conductive terminal formed in the through-hole.
A semiconductor device according to a first embodiment of this invention will be explained hereafter referring to the drawings.
First, as shown in
Next, after a metal layer made of aluminum (Al), aluminum alloy or copper (Cu), for example, is formed by sputtering, plating or other film forming method, the metal layer is etched using a photoresist layer (not shown) as a mask to form pad electrodes 4 of a thickness of 1 μm, for example, on the first insulation film 3. The pad electrode 4 makes a connecting electrode for external connection, which is electrically connected with the device component 1 or its peripheral component through a wiring (not shown). The pad electrodes 4 are located on both sides of the device component 1 in
Next, a passivation film 5 (a silicon nitride film formed by CVD, for example) that covers portions of or all the pad electrodes 4 is formed over the top surface of the semiconductor substrate 2. The passivation film 5 shown in
Next, a supporter 7 is bonded to the top surface of the semiconductor substrate including the pad electrode 4 through an adhesive layer 6 made of epoxy resin, polyimide (photosensitive polyimide, for example), resist, acryl or the like.
The supporter 7 may be a film-shaped protection tape or made of glass, quartz, ceramic, metal, resin or the like. It is preferable that the supporter 7 is a rigid substrate in order to firmly support the semiconductor substrate of reducing thickness and to accommodate hands-free automatic transfer. The supporter 7 serves to support the semiconductor substrate 2 as well as protecting a surface of the component. When the device component 1 is a light-receiving device or a light-emitting device, the supporter 7 is to be made of transparent or semitransparent material to permit light to pass through.
Next, back grinding by a back surface grinder is applied to a back surface of the semiconductor substrate 2 to reduce the thickness of the semiconductor substrate 2 to a predetermined thickness (50 μm, for example). The back grinding may be replaced with etching, or a combination of grinding and etching. The back grinding may not be necessary, depending on usage or specifications of the final product or an initial thickness of the semiconductor substrate 2 being provided.
Next, predetermined regions of the semiconductor substrate 2 corresponding to the pad electrodes 4 are selectively etched off from a side of the back surface of the semiconductor substrate 2 to expose portions of the first insulation film 3, as shown in
The selective etching of the semiconductor substrate 2 is explained referring to
The semiconductor substrate 2 may be etched to a shape of a rectangle narrower in width than the supporter 7, as shown in
The semiconductor substrate 2 is etched in a way that sidewalls of the semiconductor substrate 2 are tapered down toward the back surface of the semiconductor substrate 2 in this embodiment. However, the semiconductor substrate 2 may also be etched in a way that the sidewalls of the semiconductor substrate 2 are perpendicular to a principal surface of the supporter 7 to keep a width of the semiconductor substrate 2 constant.
Next, the first insulation film 3 is selectively etched using the semiconductor substrate 2 as a mask, as shown in
Next, a metal layer 9 is formed on the exposed surface of the pad electrode 4, as shown in
Materials forming the metal layer 9 may be modified corresponding to a material forming a conductive terminal 12 that is to be formed or a material forming an electrode of another device. That is, the metal layer 9 may be made of a titanium (Ti) layer, a tungsten (W) layer, a copper (Cu) layer, a tin (Sn) layer or the like, other than the nickel layer and the gold layer. The metal layer 9 may be made of any material as long as the material has functions to electrically connect the pad electrode 4 with the conductive terminal 12 or the electrode of the another device and to protect the pad electrode 4, and may be made of a single layer or stacked layers. Examples of the stacked layers include nickel/gold layers, titanium/nickel/copper layers, titanium/nickel-vanadium/copper layers.
Next, portions of the supporter 7 are removed from the side of the semiconductor substrate 2 by dicing or etching to form V-shaped grooves (notches), for example, along the dicing lines DL.
Next, there is formed a protection layer 11 of a thickness of 10 μm having an opening at each location corresponding to the pad electrode 4 and the metal layer 9. The opening is formed on a principal surface of the pad electrode 4 on the side of the semiconductor substrate 2.
The protection layer 11 is formed as follows. First, an organic material such as a polyimide resin or a solder resist is applied over the entire surface and a thermal treatment (pre-bake) is performed. Then, the applied organic material is exposed to light and developed to form openings that expose a surface of the metal layer 9. After that, another thermal treatment (post-bake) is performed to obtain the protection layer 11 having the opening at each location corresponding to the pad electrode 4 and the metal layer 9.
Next, a conductive material (solder paste, for example) 9 is screen-printed on the metal layer 9 exposed in the openings in the protection layer 11. Ball-shaped conductive terminals 12 are formed by subsequent thermal treatment to reflow the conductive material, as shown in
The conductive terminals 12 are not limited to being formed by the method described above, and may be formed by electrolytic plating using the metal layer 9 as a plating electrode or by a so-called dispense method (coating method) in which the solder paste or the like is coated using a dispenser. The conductive terminals 12 may be made of gold, copper or nickel, and is not limited to a specific material. And there is a case to be described in which the conductive terminal 12 is not formed. In this case, the metal layer 9 or the pad electrode 4 is exposed in the opening in the protection layer 11.
Finally, the supporter 7 is divided along the dicing lines DL so that each individual semiconductor device 20 is separated. The method to separate into each individual semiconductor device 20 includes dicing, etching, laser cutting and the like. The semiconductor device according to the embodiment is thereby completed.
The completed semiconductor device 20 is mounted on a circuit board on which electrodes are formed. The conductive terminals 12 are electrically connected with corresponding electrodes on the circuit board as the semiconductor device 20 is mounted on the printed circuit board. In the case where the conductive terminal 12 is not formed in the semiconductor device 20, the metal layer 9 or the pad electrode 4 is connected with each electrode on the circuit board directly or through a conductive material such as a bonding wire. Structures in which the conductive terminal 12 is not formed and the pad electrode 4 is connected with the electrode on the circuit board are shown in
According to the first embodiment, there is no need for process steps to form the wiring layer 107 and the second insulation film 106 disposed on the side surface and the back surface of the semiconductor substrate, which form the conventional semiconductor device 110 as shown in
Also in the semiconductor device according to this embodiment, the conductive terminals 12 are not disposed on the back surface of the semiconductor substrate 2, but are disposed on the periphery of the supporter 7 so that the conductive terminals 12 are adjacent the sidewalls of the semiconductor substrate 2. As a result, assuming the height of the conductive terminals 12 is the same as that of the conventional semiconductor device, the thickness of the semiconductor device according to the first embodiment can be reduced by the height of the conductive terminals compared with the conventional semiconductor device, making it possible to reduce the size of the semiconductor device.
Although an edge of the semiconductor substrate 2 and an edge of the pad electrode 4 are apart in the explanation described above, it is also possible to etch the semiconductor substrate 2 so that the edge of the pad electrode 4 is disposed above a portion of the top surface of the semiconductor substrate 2. The pad electrode 4 and the semiconductor substrate 2 may overlap to the extent that a portion (hereafter referred to as an electrode connecting portion 13) of the pad electrode 4 corresponding to the metal layer 9 or the conductive terminal 12 that is to be formed, or corresponding to the electrode of the another device does not overlap the semiconductor substrate 2. Therefore, if an area of the pad electrode 4 is large and only a portion of the pad electrode 4 makes the electrode connecting portion 13, the semiconductor substrate 2 may be etched so that the edge of the semiconductor substrate 2 overlaps with the edge of the pad electrode 4, as shown in
Although the adhesive layer 6 is uniformly formed between the semiconductor substrate 2 and the supporter 7 in the explanation described above, the adhesive layer 6 may be formed partially. For example, the adhesive layer 6 may be formed in a shape of a ring to form a cavity 14 between the semiconductor substrate 2 and the supporter 7, as shown in
In some cases, operation quality of a semiconductor device is improved by not forming the adhesive layer 6 on the device component as described above. When there is formed a light-receiving device or a light-emitting device, for example, its operation quality is improved because there is no unnecessary intervening material on it. A height and an area of the cavity 14 may be adjusted by varying a thickness and an area of the adhesive layer 6.
Also, various devices including the MEMS device 15 may be disposed in a bottom 16 of a dent 16 that is formed in the top surface of the semiconductor substrate 2 by etching, for example, as shown in
In addition, a dent 17 may be formed in a region facing the device component such as the MEMS device 15 in a surface of the supporter 7 facing the semiconductor substrate 2 by etching, laser beam radiation, micro-blasting or the like, as shown in
The supporter 7 bonded to the semiconductor substrate 2 in the first embodiment may be separated from the semiconductor substrate 2 before or after the dicing by providing the adhesive layer 6 with solvent, for example. The separated supporter 7 can be reused.
Next, a case in which a semiconductor device according to the first embodiment of this invention is mounted on a circuit board (a module substrate) will be explained hereinafter, referring to the drawings.
The semiconductor device 20 is mounted on a circuit board 30A such as a printed circuit board, for example, as shown in
Each of the conductive terminals 12 is electrically connected with corresponding each of the electrodes 31, respectively. Because no conductive terminals are formed on the back surface of the semiconductor substrate, not as in the conventional semiconductor device 110 shown in
The semiconductor device according to the first embodiment may also be mounted on a circuit board in other ways as shown in
A space (fitting portion) 32 corresponding to a shape of the semiconductor device 20a is formed in a surface of the circuit board 30B such as a printed circuit board, as shown in
Wiring layers 33 made of copper, aluminum or the like are formed as wirings in the circuit board 30B. A conductive terminal 34 is formed on each wiring layer 33 through a metal layer 35 as an electrode on a side of the circuit board 30B. Each of the conductive terminals 34 is electrically connected with corresponding each of pad electrodes 4 in the semiconductor device 20a.
The conductive terminal 34 on the circuit board 30B is structured similar to the conductive terminal 12 in the semiconductor device 20 shown in
It is preferable that a heat dissipation layer 36 of high thermal conductivity (copper layer, for example) is formed at a bottom of the fitting portion 32, as shown in
For better heat dissipation and higher operation quality, a semiconductor device 20b may be structured to have no protection layer 11 formed on the back surface of the semiconductor substrate 2, as shown in
The metal layers 35 and the conductive terminals 34 on the side of the circuit board may be disposed on upper portions of a circuit board 40, as shown in
Although not shown in the figure, heat dissipation effect can be obtained without forming the dissipation layer 36 by slightly separating the back surface of the semiconductor device from the circuit board.
Although a surface of the heat dissipation layer 36 is directly touching the semiconductor device 20a or 20b in the structures shown in
The semiconductor device according to the first embodiment may also be mounted on a circuit board in another way as shown in
A space (fitting portion) 37 corresponding to the shape of the semiconductor device 20 is formed in the circuit board 30C, as shown in
Each of wiring layers 33 formed in the circuit board 30C is connected with corresponding each of conductive terminals 12 in the semiconductor device 20. When there is a gap between a sidewall of the fitting portion 37 in the circuit board 30C and the semiconductor device 20 mounted on it, the gap is filled with underfill 38 made of epoxy resin, for example, in order to insure a good fit by filling the gap.
Although the circuit board 30C does not have the heat dissipation layer 36 unlike the circuit board 30B, the heat generated during the operation can be expelled by mounting the semiconductor device 20 so that a bottom of the semiconductor device 20 is exposed to the outside. As a result, deterioration of the device component due to the heat during the operation can be effectively prevented.
Next, a second embodiment of this invention will be explained referring to the figures hereinafter. When a stacked structure of semiconductor devices is implemented, it is necessary to reduce a height of the stacked structure as much as possible to reduce a size of the stacked structure.
Considering the above, the second embodiment of this invention adopts manufacturing steps suitable for manufacturing a semiconductor device for stacking in addition to the manufacturing steps for the semiconductor device according to the first embodiment. Detailed description is given below. The same structures as those in the first embodiment are denoted by the same symbols and explanation on them are simplified or omitted.
A semiconductor substrate 2, on a top surface of which pad electrodes 4 are formed through a first insulation film 3, is provided. A supporter 7 is bonded to the top surface of the semiconductor substrate 2 through an adhesive layer 6, as shown in
Notches 10 are formed along dicing lines DL by dicing with a dicing blade or etching from a side of the semiconductor substrate 2. A protection layer 11 having openings at locations corresponding to the metal layers 9 is formed. The process steps described above are similar to those described in the first embodiment.
Next, through-holes 41 that penetrate the supporter 7 and expose the pad electrodes 4 from a side of the supporter 7 are formed at locations corresponding to the pad electrodes 4, as shown in
Next, a metal layer 42 is formed on the pad electrode 4 exposed at the bottom of the through-hole 41 The metal layer 42 is similar in the structure to the metal layer 9, and is made of a nickel (Ni) layer and a gold (Au) layer stacked consecutively, for example. With this, each of the metal layers 9 and 42 is formed on each of principal surfaces of the pad electrode 4 respectively.
Next, a conductive terminal 12 and a conductive terminal 43 are simultaneously formed on the metal layer 9 and on the metal layer 42, respectively, by electrolytic plating using the metal layer 9 exposed on the side of the semiconductor substrate 2 and the metal layer 42 exposed on the side of the supporter 7 as plating electrodes, as shown in
Finally, the supporter 7 is divided along the dicing lines DL so that each individual semiconductor device 50 is separated. The semiconductor device according to the second embodiment is thereby completed. The completed semiconductor device 50 is mounted through the conductive terminals 12 or the conductive terminals 43 on a circuit board on which electrodes are formed.
A stacked structure can be implemented by stacking a plurality of the completed semiconductor devices 50 so that each of the conductive terminals 12 is aligned with underlying each of the conductive terminals 43 as shown in
As described above, the second embodiment of this invention has advantages that the productivity is enhanced while the manufacturing cost is reduced, because the second embodiment also does not need the process steps to form the wiring layer 107 and the second insulation film 106, which are required in the conventional art. In addition, since the top surface of the semiconductor substrate 2 is protected with the supporter 7, deterioration of a device component 1 formed in the top surface and its peripheral component can be prevented to enhance reliability of the semiconductor device.
The stacked structure can be implemented by connecting the vertically neighboring conductive terminals 12 and 43 with each other through the through-hole 41 formed in the supporter 7, making it possible to minimize the height of the stacked structure. Also, workability and efficiency are high because the stacking with another device becomes ready as soon as the semiconductor device 50 is completed. The another device mentioned above may be the semiconductor device 50 having the structure shown in
In some cases, either or both of the conductive terminals 12 on the side of the semiconductor substrate 2 and the conductive terminals 43 in the through-holes 41 are not formed. In the case where the conductive terminals 12 are formed but the conductive terminals 43 in the through-holes 41 are not formed, the metal layers 42 or the pad electrodes 4 are exposed in the through-holes 41, as shown in
In the case where the conductive terminals 12 are not formed but the conductive terminals 43 are formed in the through-holes 41, the conductive terminals 43 are connected with electrodes in another device over a semiconductor device 50b, while the metal layers 9 or the pad electrodes 4 are connected with electrodes in another device under the semiconductor device 50b, as shown in
The through-holes 41, the metal layers 42 and the conductive terminals 43 are formed in the supporter 7 at the locations corresponding to the pad electrodes 4, the metal layers 9 and the conductive terminals 12 in the second embodiment described above. However, the locations are not limited to the above and they may be formed any locations as long as they could serve the connection with the electrodes in the another device over the semiconductor device 50. As a result, overlaying a semiconductor device of different function or size is made possible.
Although the semiconductor devices are BGA (Ball Grid Array) type semiconductor devices that have ball-shaped conductive terminals 12 or 42 in the embodiments described above, the embodiments of this invention may be applied to semiconductor devices of other types such as LGA (Land Grid Array) type, CSP (Chip Size Package) type and flip-chip type that have no ball-shaped conductive terminals.
Also, this invention is not limited to the embodiments described above and may be modified within the scope of the invention.
For example, openings 60 may be formed in a semiconductor substrate 2 in a semiconductor device 65 as shown in
The openings 60 are surrounded by the semiconductor substrate 2. Conductive terminals 12 may be formed in the openings 60. The conductive terminals 12 in the semiconductor device 65 of the modified example are exposed toward the back surface side but not exposed toward a side surface side. As a result, infiltration of contaminating material and mechanical damage are reduced to improve the reliability of the semiconductor device.
Although a height of the conductive terminals 12 in the semiconductor device 65 is formed to be slightly larger than a thickness of the semiconductor substrate 2, the height may be modified arbitrarily. For example, when electrodes in another device to which the conductive terminals 12 are to be connected are protruding, the height of the conductive terminals 12 may be made smaller than the thickness of the semiconductor substrate 2. Although the conductive terminals 12 are formed along a periphery of the semiconductor device 65 shown in
In the case where the conductive terminals 12 are not formed in the semiconductor device 65, the metal layers 9 or the pad electrodes 4 are exposed in the openings 60 and are electrically connected with the electrodes in another device through the openings 60. It is also possible that the supporter 7 in the semiconductor device 65 is provided with through-holes as described above and that a stacked structure as shown in
The notch 10 may be not formed as in the semiconductor device 65 shown in
Although the semiconductor substrate 2 in
With the embodiments of this invention, the manufacturing cost of the semiconductor device can be reduced because the manufacturing process is simplified while use of the metallic material such as aluminum, aluminum alloy or copper required to form the wirings is suppressed. In addition, the thickness and the size of the semiconductor device can be reduced.
Furthermore, in the case where the through-holes are formed in the supporter that is bonded to the semiconductor substrate, the semiconductor device can be electrically connected with another device through the through-holes. As a result, the stacked structure of a plurality of the semiconductor devices can be implemented while the stacked structure can be reduced in the thickness and the size.
Number | Date | Country | Kind |
---|---|---|---|
2006-061713 | Mar 2006 | JP | national |
2006-213483 | Aug 2006 | JP | national |
Number | Name | Date | Kind |
---|---|---|---|
3648131 | Stuby | Mar 1972 | A |
4807021 | Okumura | Feb 1989 | A |
4851481 | Kuriyama et al. | Jul 1989 | A |
4954875 | Clements | Sep 1990 | A |
4984358 | Nelson | Jan 1991 | A |
5229647 | Gnadinger | Jul 1993 | A |
5420460 | Massingill | May 1995 | A |
5424245 | Gurtler et al. | Jun 1995 | A |
5432999 | Capps et al. | Jul 1995 | A |
5463246 | Matsunami | Oct 1995 | A |
5608264 | Gaul | Mar 1997 | A |
5618752 | Gaul | Apr 1997 | A |
5646067 | Gaul | Jul 1997 | A |
5814889 | Gaul | Sep 1998 | A |
5841197 | Adamic, Jr. | Nov 1998 | A |
5872025 | Cronin et al. | Feb 1999 | A |
6087719 | Tsunashima | Jul 2000 | A |
6124179 | Adamic, Jr. | Sep 2000 | A |
6322903 | Siniaguine et al. | Nov 2001 | B1 |
6350386 | Lin | Feb 2002 | B1 |
6350632 | Lin | Feb 2002 | B1 |
6383837 | Tsunashima | May 2002 | B1 |
6388333 | Taniguchi et al. | May 2002 | B1 |
6420209 | Siniaguine | Jul 2002 | B1 |
6437424 | Noma et al. | Aug 2002 | B1 |
6440835 | Lin | Aug 2002 | B1 |
6444489 | Lin | Sep 2002 | B1 |
6448108 | Lin | Sep 2002 | B1 |
6448647 | Kurita et al. | Sep 2002 | B1 |
6451626 | Lin | Sep 2002 | B1 |
6461956 | Hsuan et al. | Oct 2002 | B1 |
6492252 | Lin et al. | Dec 2002 | B1 |
6509639 | Lin | Jan 2003 | B1 |
6522022 | Murayama | Feb 2003 | B2 |
6537851 | Lin et al. | Mar 2003 | B1 |
6544813 | Lin | Apr 2003 | B1 |
6548393 | Lin | Apr 2003 | B1 |
6552426 | Ishio et al. | Apr 2003 | B2 |
6576493 | Lin et al. | Jun 2003 | B1 |
6576539 | Lin | Jun 2003 | B1 |
6583040 | Lin | Jun 2003 | B1 |
6608374 | Lin et al. | Aug 2003 | B1 |
6627824 | Lin | Sep 2003 | B1 |
6639303 | Siniaguine | Oct 2003 | B2 |
6653170 | Lin | Nov 2003 | B1 |
6653217 | Lin | Nov 2003 | B1 |
6653742 | Lin | Nov 2003 | B1 |
6664129 | Siniaguine | Dec 2003 | B2 |
6667229 | Lin et al. | Dec 2003 | B1 |
6699780 | Chiang et al. | Mar 2004 | B1 |
6717254 | Siniaguine | Apr 2004 | B2 |
6740576 | Lin et al. | May 2004 | B1 |
6765287 | Lin | Jul 2004 | B1 |
6794741 | Lin et al. | Sep 2004 | B1 |
6809414 | Lin et al. | Oct 2004 | B1 |
6809421 | Hayasaka et al. | Oct 2004 | B1 |
6844241 | Halahan et al. | Jan 2005 | B2 |
6864172 | Noma et al. | Mar 2005 | B2 |
6882030 | Siniaguine | Apr 2005 | B2 |
6897148 | Halahan et al. | May 2005 | B2 |
6908788 | Lin | Jun 2005 | B1 |
6911392 | Bieck et al. | Jun 2005 | B2 |
6982487 | Kim et al. | Jan 2006 | B2 |
7001825 | Halahan et al. | Feb 2006 | B2 |
7009297 | Chiang et al. | Mar 2006 | B1 |
7015128 | Chiang et al. | Mar 2006 | B1 |
7067911 | Lin et al. | Jun 2006 | B1 |
7071089 | Lin et al. | Jul 2006 | B1 |
7071573 | Lin | Jul 2006 | B1 |
7075186 | Wang et al. | Jul 2006 | B1 |
7094676 | Leu et al. | Aug 2006 | B1 |
7101735 | Noma et al. | Sep 2006 | B2 |
7102238 | Noma et al. | Sep 2006 | B2 |
7112520 | Lee et al. | Sep 2006 | B2 |
7112521 | Lin et al. | Sep 2006 | B1 |
7112881 | Kaida et al. | Sep 2006 | B2 |
7115972 | Dotta et al. | Oct 2006 | B2 |
7122457 | Tanida et al. | Oct 2006 | B2 |
7129113 | Lin et al. | Oct 2006 | B1 |
7129575 | Lin et al. | Oct 2006 | B1 |
7132741 | Lin et al. | Nov 2006 | B1 |
7190080 | Leu et al. | Mar 2007 | B1 |
7208340 | Noma | Apr 2007 | B2 |
7232706 | Wang et al. | Jun 2007 | B1 |
7232707 | Wang et al. | Jun 2007 | B1 |
7271466 | Noma et al. | Sep 2007 | B2 |
7312107 | Noma et al. | Dec 2007 | B2 |
7312521 | Noma et al. | Dec 2007 | B2 |
7319265 | Wang et al. | Jan 2008 | B1 |
7371693 | Suzuki et al. | May 2008 | B2 |
7397134 | Noma | Jul 2008 | B2 |
7413931 | Noma et al. | Aug 2008 | B2 |
7414319 | Lin et al. | Aug 2008 | B2 |
7419851 | Lin et al. | Sep 2008 | B2 |
7456083 | Noma et al. | Nov 2008 | B2 |
20030214048 | Wu et al. | Nov 2003 | A1 |
20040041260 | Wood et al. | Mar 2004 | A1 |
20040235270 | Noma et al. | Nov 2004 | A1 |
20040245530 | Kameyama et al. | Dec 2004 | A1 |
20050003649 | Takao | Jan 2005 | A1 |
20050176235 | Noma et al. | Aug 2005 | A1 |
20050253211 | Minamio et al. | Nov 2005 | A1 |
20060131736 | Jansman et al. | Jun 2006 | A1 |
20070071970 | Koike et al. | Mar 2007 | A1 |
20070131954 | Murayama et al. | Jun 2007 | A1 |
20070177360 | Shiraishi et al. | Aug 2007 | A1 |
20070210437 | Noma et al. | Sep 2007 | A1 |
20080135967 | Kitagawa et al. | Jun 2008 | A1 |
20090290474 | Kimura et al. | Nov 2009 | A1 |
20100164086 | Noma et al. | Jul 2010 | A1 |
20100326429 | Cumpston et al. | Dec 2010 | A1 |
Number | Date | Country |
---|---|---|
1 471 571 | Oct 2004 | EP |
10-163250 | Jun 1998 | JP |
10-256001 | Sep 1998 | JP |
2001-85603 | Mar 2001 | JP |
2001-223297 | Aug 2001 | JP |
2002-33440 | Jan 2002 | JP |
2002-512436 | Apr 2002 | JP |
2003-92375 | Mar 2003 | JP |
2003-234431 | Aug 2003 | JP |
2004-273561 | Sep 2004 | JP |
2004-281963 | Oct 2004 | JP |
2004-343088 | Dec 2004 | JP |
2004-363380 | Dec 2004 | JP |
2005-501414 | Jan 2005 | JP |
2005-072554 | Mar 2005 | JP |
2005-79457 | Mar 2005 | JP |
2005-123553 | May 2005 | JP |
2005-268701 | Sep 2005 | JP |
2005-327893 | Nov 2005 | JP |
2006-93367 | Apr 2006 | JP |
2006-179718 | Jul 2006 | JP |
2006-191126 | Jul 2006 | JP |
2006-216657 | Aug 2006 | JP |
2007-242813 | Sep 2007 | JP |
WO-9940624 | Aug 1999 | WO |
Entry |
---|
Partial European Search Report mailed Oct. 23, 2007, directed to counterpart EP application No. 07004724.6. |
International Search Report mailed Oct. 30, 2007, directed to International Patent Application No. PCT/JP2007/065575; 3 pages. |
Kitagawa et al., U.S. Office Action mailed Jun. 21, 2010, directed to U.S. Appl. No. 11/942,506; 8 pages. |
Kitagawa, K. et al., U.S. Office Action mailed Nov. 25, 2011, directed to U.S. Appl. No. 11/942,506; 9 pages. |
Kitagawa et al., U.S. Office Action mailed Nov. 18, 2010, directed to U.S. Appl. No. 11/942,506; 8 pages. |
Noma, T. et al., U.S. Office Action mailed May 13, 2011, directed to U.S. Appl. No. 12/376,917; 9 pages. |
Kitagawa, K. et al., U.S. Office Action mailed Jun. 24, 2011, directed to U.S. Appl. No. 11/942,506; 8 pages. |
Number | Date | Country | |
---|---|---|---|
20070210437 A1 | Sep 2007 | US |