Claims
- 1. A method for manufacturing a semiconductor device, comprising the steps of:(a) preparing a semiconductor substrate, an insulating film formed on said semiconductor substrate, a semiconductor layer formed on said insulating film and having an electronic circuit formed thereon, a terminal conducted to said electronic circuit, and an external terminal; (b) forming an opening on a region of said insulating film in which said semiconductor layer is not formed in an upper part to expose said semiconductor substrate; (c) connecting one of ends of a metal connecting member to said external terminal; and (d) bonding the other end of said connecting member to said exposed semiconductor substrate and said terminal.
- 2. The method for manufacturing a semiconductor device according to claim 1, further comprising, between said steps (b) and (c), a step of:(e) making a conductivity type of a surface of said exposed semiconductor substrate different from that of said semiconductor substrate.
- 3. A method for manufacturing a semiconductor device, comprising the steps of:(a) preparing a semiconductor substrate, an insulating film formed on said semiconductor substrate, a semiconductor layer formed on said insulating film and having an electronic circuit formed thereon, a terminal conducted to said electronic circuit, and an external terminal; (b) forming an opening on said insulating film to expose said semiconductor substrate; (c) making a conductivity type of a surface of said exposed semiconductor substrate different from that of said semiconductor substrate; (d) forming a conductive member from said surface of said exposed semiconductor substrate to a sidewall of said opening; (e) connecting one of ends of a metal connecting member to said external terminal; and (f) bonding the other end of said connecting member to said exposed semiconductor substrate and said terminal.
- 4. A method for manufacturing a semiconductor device, comprising the steps of:(a) preparing a semiconductor substrate, an insulating film formed on said semiconductor substrate, a semiconductor layer formed on said insulating film and having an electronic circuit formed thereon, a terminal conducted to said electronic circuit, and an external terminal; (b) forming an opening on said insulating film to expose said semiconductor substrate; (c) connecting one of ends of a metal connecting member to said external terminal; and (d) bonding the other end of said connecting member to said exposed semiconductor substrate and said terminal, wherein said electronic circuit is provided on a SOI structure.
Priority Claims (1)
Number |
Date |
Country |
Kind |
10-063046 |
Mar 1998 |
JP |
|
Parent Case Info
This application is a divisional of application Ser. No. 09/139,412 filed Aug. 25, 1998.
US Referenced Citations (17)
Foreign Referenced Citations (7)
Number |
Date |
Country |
0 177 692 A2 |
Apr 1986 |
EP |
0 622 850 A1 |
Nov 1994 |
EP |
0 838 857 A2 |
Apr 1998 |
EP |
5-291571 |
Nov 1993 |
JP |
7-7820 |
Jan 1995 |
JP |
7-202077 |
Aug 1995 |
JP |
08088323 |
Feb 1996 |
JP |
Non-Patent Literature Citations (2)
Entry |
Japanese Office Action dated Aug. 31, 2000. |
ULSI DRAM Technology, Sep. 25, 1992, p. 67. |