Claims
- 1. A method for manufacturing a semiconductor device comprising the steps of:
- forming a plurality of chip regions including a plurality of electrode pads on a semiconductor wafer;
- forming a barrier metal layer on said semiconductor wafer and performing etching to selectively leave the barrier metal on the electrode pad in each of said chip region and in a predetermined region surrounding the same;
- forming line grooves to a depth which is halfway the thickness of the substrate between the chip regions of said semiconductor wafer;
- forming an insulation layer serving also as a sealing layer having openings for via holes in correspondence to the arrangement of said barrier metal;
- forming wiring patterns including via hole wiring portions connected to said barrier metal at the bottom of said openings for via holes and including land portions connected thereto and arranged regularly in the form of a matrix in positions on the tape insulation layer offset from said via hole portions;
- mounting external electrodes in the form of balls on the land portions of said wiring patterns; and
- cutting the wafer with a dicing saw along the center lines of said line grooves to divide it into semiconductor devices in a chip-size package structure including a ball grid array electrode.
- 2. A method for manufacturing a semiconductor device according to claim 1, wherein at said step of forming the insulation layer serving also as a sealing layer, a thermally hardened epoxy tape formed with said openings for via holes using a punching process is applied to said semiconductor wafer using a thermo-compression bonding process.
- 3. A method for manufacturing a semiconductor device according to claim 2, wherein a metal core material is added to said thermally hardened epoxy tape.
- 4. A method for manufacturing a semiconductor device according to claim 1, wherein at said step of forming the insulation layer serving also as a sealing layer, said semiconductor wafer is coated with a liquid material such as photosensitive epoxy and, thereafter, patterning is performed using a photolithographic process to form said openings for via holes.
- 5. A method for manufacturing a semiconductor device according to claim 1, wherein at said step of the wiring patterns, an electroless plating process is performed to plate the entire surface of said semiconductor wafer with Cu and etching is performed using a photolithographic process to leave predetermined Cu patterns and, thereafter, an electrolytic process is performed to form a metal layer made of Au and Ni on the Cu patterns.
Parent Case Info
This is a division of application Ser. No. 09/076,725, filed May 13, 1998, now U.S. Pat. No. 5,977,641 which is incorporated herein by reference.
US Referenced Citations (5)
Foreign Referenced Citations (1)
Number |
Date |
Country |
8-124929 |
May 1996 |
JPX |
Non-Patent Literature Citations (1)
Entry |
Anderson et al., Extended Pad for Testing Package Parts, IBM Technical Disclosure Bulletin, vol. 27 No. 7B, pp. 4210-4211, Dec. 1984. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
076725 |
May 1998 |
|