This application claims the benefit of Korean Patent Application No. 10-2023-0063648, filed on May 17, 2023, in the Korean Intellectual Property Office, the disclosure of which is incorporated herein in its entirety by reference.
The present invention relates to a semiconductor package and a method of manufacturing the same, and more particularly, to a semiconductor package and a method of manufacturing the same in which a thickness of an upper substrate is formed to be relatively thin in a multi-layer substrate structure and thereby, semiconductor components may be easily installed thereon.
In general, a semiconductor package is manufactured in such a way that one or more semiconductor chips are installed on a lead frame or a printed circuit board and are sealed using sealing resin. Then, the semiconductor package is used after being installed on a mother board or a printed circuit board.
Meanwhile, there is a demand for miniaturized, light-weighted, and multi-function power devices applied to electronic equipment due to high speed, high capacity, and high density integration of electronic equipment.
In this regard, a power module package in which a plurality of power semiconductor chips and control semiconductor chips are integrated on one semiconductor chip is introduced.
For example, as illustrated in
That is, it is not easy to install a power semiconductor chip 14 on the second metal layer 13 and a control semiconductor chip 16 having a relatively smaller installation area than that of the power semiconductor chip 14 on a third metal layer 15 that is separately formed from the second metal layer 13.
In this regard, there is a demand for the technology that forms a multi-layer substrate structure, enables installation of a control power semiconductor chip, and secures electrical stability.
The present invention provides a semiconductor package and a method of manufacturing the same in which a thickness of an upper substrate is formed to be relatively thin in a multi-layer substrate structure and thereby, semiconductor components may be easily installed thereon without electrical leakage.
According to an aspect of the present invention, there is provided a semiconductor package including: at least one first insulating substrate in which a first metal pattern layer and a first insulating layer are stacked; at least one first semiconductor component installed on the first insulating substrate and electrically connected to the first metal pattern layer; at least one second insulating substrate spaced apart from the first metal pattern layer by a regular distance, structurally bonded onto the first insulating layer of the first insulating substrate, and in which a second insulating layer and a second metal pattern layer are stacked; at least one second semiconductor component installed on the second insulating substrate and electrically connected to the second metal pattern layer; at least one lead frame terminal electrically connected to the first insulating substrate or the second insulating substrate; and a housing covering the first semiconductor component, the second semiconductor component, and a part of the lead frame terminal, wherein the thickness of the second metal pattern layer of the second insulating substrate is formed to be thinner than the thickness of the first metal pattern layer of the first insulating substrate.
Here, the first insulating substrate may be formed in such a way that at least one first upper metal pattern layer, at least one first insulating layer, and at least one first lower metal pattern layer are stacked or at least one first insulating layer and at least one first upper metal pattern layer are stacked.
Here, the first insulating layer may be formed of a ceramic based material including Al2O3, AlN, or Si3N4.
Also, the first insulating substrate may be a direct bonded copper (DBC) substrate or an active metal brazing (AMB) substrate.
Also, the second insulating substrate may include at least one second insulating layer.
Also, the second metal pattern layer may be partially or entirely covered with a third protective insulating layer except for the area of the second metal pattern layer where the second semiconductor component is installed.
Also, the second insulating layer may include a via hole penetrated thereinto and the second metal pattern layer comprises a second upper metal pattern layer and a second low metal pattern layer which are connected to each other by a metal via formed in the via hole.
Here, the second semiconductor component may be installed on the second upper metal pattern layer and a fourth insulating layer may be formed between the first insulating layer and the second low metal pattern layer.
Here, the second insulating layer and the fourth insulating layer may be formed by using the same insulating material and thereby, are connected to each other
Also, the second insulating layer may be formed of FR4, FR5, or Bismaleimide Triazine (BT) resin applied to a printed circuit board (PCB).
Also, the first semiconductor component may be a power semiconductor chip of an insulated gate bipolar transistor (IGBT), a metal-oxide semiconductor field effect transistor (MOSFET), or diode.
Also, the second semiconductor component may be a gate drive integrated circuit (IC), a negative temperature coefficient (NTC) thermistor, or a resistance component.
Also, an electrical connecting member which is mainly formed of Au, Cu, or Al may be ultrasonic bonded to the second semiconductor component and the second metal pattern layer and are electrically connected to each other.
Also, an electrical connecting member which is a metal ingredient may be used to electrically connect the second semiconductor component to the second metal pattern layer but the electrical connecting member may be a lead frame terminal prepared on the second semiconductor component.
Also, the second semiconductor component may be a semiconductor bare chip and may include at least four metal pads) on the upper surface of the semiconductor bare chip for electrical connection.
Also, the first semiconductor component and the second metal pattern layer may be electrically connected to each other by an electrical connecting member.
Also, the first upper metal pattern layer and the second metal pattern layer may be electrically connected to each other by an electrical connecting member.
Also, the lead frame terminal may be bonded to the first insulating substrate or the second insulating substrate by soldering or sintering using a conductive adhesive interposed therebetween or by ultrasonic welding.
Also, some areas of the second insulating substrate may be spaced apart from the first upper metal pattern layer of the first insulating substrate by a regular distance.
Also, the entire thickness of the second insulating substrate may be thinner than the entire thickness of the first insulating substrate.
Also, the first insulating substrate may be partially or entirely exposed to the upper surface or the lower surface of the housing.
Here, pin-fins may be structurally connected to the first metal pattern layer included in the first insulating substrate which is exposed to the outside of the housing.
Also, the first semiconductor component and a part of the at least one second semiconductor component may be respectively bonded to the first insulating substrate and the second insulating substrate by using the same adhesive member interposed therebetween at the same temperature condition.
Also, after some areas of the first upper metal pattern layer of the first insulating substrate are removed, the second insulating substrate may be stacked on the first insulating layer which is exposed after being removed, and a circuit pattern of the second metal pattern layer may be formed by etching.
Also, the second insulating layer may be formed on the first insulating layer by using a screen printing method.
According to another aspect of the present invention, there is provided a method of manufacturing a semiconductor package including: preparing at least one first insulating substrate in which a first metal pattern layer and a first insulating layer are stacked; structurally bonding at least one second insulating substrate in which a second insulating layer and a second metal pattern layer are stacked onto the first insulating layer of the first insulating substrate by being spaced apart from the first metal pattern layer by a regular distance; respectively installing at least one first semiconductor component and at least one second semiconductor component on the first insulating substrate and the second insulating substrate and electrically connecting the first semiconductor component to the first metal pattern layer and the second semiconductor component to the second metal pattern layer; electrically connecting at least one lead frame terminal to the first insulating substrate or the second insulating substrate; and packaging a housing to cover the first semiconductor component, the second semiconductor component, and a part of the lead frame terminal, wherein the thickness of the second metal pattern layer of the second insulating substrate is thinner than the thickness of the first metal pattern layer of the first insulating substrate.
Here, the first insulating substrate may be formed in such a way that at least one first upper metal pattern layer, at least one first insulating layer, and at least one first lower metal pattern layer are stacked or at least one first insulating layer and at least one first upper metal pattern layer are stacked, and some areas of the second insulating substrate may be spaced apart from the first upper metal pattern layer of the first insulating substrate by a regular distance.
Here, the entire thickness of the second insulating substrate may be thinner than the entire thickness of the first insulating substrate.
Also, after some areas of the first upper metal pattern layer of the first insulating substrate are removed, the second insulating substrate may be stacked on the first insulating layer which is exposed after being removed, and a circuit pattern of the second metal pattern layer may be formed by etching.
Also, the second insulating layer may be formed on the first insulating layer by using a screen printing method.
Also, the first semiconductor component and a part of the at least one second semiconductor component may be respectively bonded to the first insulating substrate and the second insulating substrate by using the same adhesive member interposed therebetween at the same temperature condition.
The above and other features and advantages of the present invention will become more apparent by describing in detail exemplary embodiments thereof with reference to the attached drawings in which:
Hereinafter, embodiments of the present invention will be described in more detail with reference to the accompanying drawings.
A semiconductor package according to an embodiment of the present invention includes at least one first insulating substrate 110 in which a first metal pattern layer 111 and a first insulating layer 112 are stacked, at least one first semiconductor component 120 installed on the first insulating substrate 110 and electrically connected to the first metal pattern layer 111, at least one second insulating substrate 130 spaced apart from the first metal pattern layer 111 by a regular distance, structurally bonded onto the first insulating layer 112 of the first insulating substrate 110, and including a second insulating layer 131 and a second metal pattern layer 132 stacked thereon, at least one second semiconductor component 140 installed on the second insulating substrate 130 and electrically connected to the second metal pattern layer 132, at least one lead frame terminal 150 electrically connected to the first insulating substrate 110 or the second insulating substrate 130, and a housing 160 covering the first semiconductor component 120, the second semiconductor component 140, and a part of the lead frame terminal 150. Here, the thickness of the second metal pattern layer 132 of the second insulating substrate 130 may be formed to be thinner than the thickness of the first metal pattern layer 111 of the first insulating substrate 110 and thereby, installation of the second semiconductor component 140 may be available.
Hereinafter, the semiconductor package having a multi-layer substrate structure described above will be described in more detail with reference to
First, one or more first insulating substrates 110 are included as a lower substrate of a multi-layer substrate, that is, a base substrate. Referring to
Here, as specifically illustrated in
Also, the first insulating layer 112 may be formed of a ceramic based material including Al2O3, AlN, or Si3N4.
Also, the first insulating substrate 110 may be a direct bonded copper (DBC) substrate or an active metal brazing (AMB) substrate.
Next, referring to
Here, the first semiconductor component 120 may be a power semiconductor chip of an insulated gate bipolar transistor (IGBT), a metal-oxide semiconductor field effect transistor (MOSFET), or diode which performs power switching.
Next, one or more second insulating substrate 130 are included as an upper substrate of a multi-layer substrate. Referring to
Here, referring to
Also, referring to
Also, the second insulating layer 131 may be formed using a material different from that of the first insulating layer 112 for matching and may be adhered onto the first insulating layer 112 in the form of paste or film.
In addition, the second insulating substrate 130 may include at least one second insulating layer 131 and at least one second metal pattern layer 132. For example, as illustrated in
For example, the metal via 134 forms the via hole 133 formed by penetrating using laser or a drill and is formed by using a plating method or a conductive paste so that the metal via 134 may electrically connect the second upper metal pattern layer 132a to the second low metal pattern layer 132b.
On the other hand, as illustrated in
Also, the second insulating layer 131 and the fourth insulating layer 136 are formed by using the same insulating material and thereby, may be structurally connected to each other.
In addition, the second insulating layer 131 is formed of FR4, FR5, or Bismaleimide Triazine (BT) resin which is BT based synthetic resin containing epoxy resin applied to a printed circuit board (PCB) and thereby, the via hole 133 may be easily processed by using laser or a drill.
Moreover, referring to
Also, referring to
In addition, the entire thickness T3 of the second insulating substrate 130 is thinner than the entire thickness T4 of the first insulating substrate 110 so that the total area of a multi-layer substrate may be reduced to be compact and a spare space may be secured for stacking the second insulating substrate 130 on the first insulating substrate 110.
Moreover, after some areas of the first upper metal pattern layer 111a of the first insulating substrate 110 are removed, the second insulating substrate 130 may be stacked on the first insulating layer 112 which is exposed after being removed, and a circuit pattern of the second metal pattern layer 132 may be formed by etching.
Also, the second insulating layer 131 may be formed on the exposed first insulating layer 112 by using a screen printing method.
Next, referring to
Here, the second semiconductor component 140 may be a gate drive integrated circuit (IC), a negative temperature coefficient (NTC) thermistor, or a resistance component which performs signal control.
Also, an electrical connecting member 141 which is a metal clip or a conductive wire mainly formed of Au, Cu, or Al may be ultrasonic bonded to the second semiconductor component 140 and the second metal pattern layer 132 and may be electrically connected to each other.
On the other hand, the electrical connecting member 141 which is a metal ingredient is used to electrically connect the second semiconductor component 140 to the second metal pattern layer 132 but such an electrical connecting member may be a lead frame terminal prepared on the second semiconductor component 140.
Also, the second semiconductor component 140 is a semiconductor bare chip (a separate IC cut on a wafer) and may include at least four metal pads (not illustrated) on the upper surface of the semiconductor bare chip for electrical connection through the electrical connecting member 141.
In addition, referring to
Moreover, the first semiconductor component 120 and a part of the at least one second semiconductor component 140 described above are respectively bonded to the first insulating substrate 110 and the second insulating substrate 130 by using the same adhesive member interposed therebetween at the same temperature condition and thereby, cracks which may be generated due to a difference in a thermal expansive coefficient may be minimized. More specifically, when a plurality of second semiconductor components 140 are installed on the second insulating substrate 130, the semiconductor bare chip may be bonded to the second insulating substrate 130 by using a conductive epoxy adhesive member containing Ag interposed therebetween and the other second semiconductor components 140 may be bonded to the second insulating substrate 130 by soldering or sintering.
Next, referring to
Here, the lead frame terminals 150 may be bonded to the first insulating substrate 110 or the second insulating substrate 130 by soldering or sintering using a conductive adhesive interposed therebetween or by ultrasonic welding.
Next, referring to
Meanwhile, referring to
Here, referring to
Also, as specifically illustrated in
Also, referring to
In addition, referring to
Moreover, after some areas of the first upper metal pattern layer 111a of the first insulating substrate 110 are removed, the second insulating substrate 130 may be stacked on the first insulating layer 112 which is exposed after being removed, and a circuit pattern of the second metal pattern layer 132 may be formed by etching.
Also, the second insulating layer 131 may be formed on the exposed first insulating layer 112 by using a screen printing method.
In addition, the first semiconductor component 120 and a part of the at least one second semiconductor component 140 described above are respectively bonded to the first insulating substrate 110 and the second insulating substrate 130 by using the same adhesive member interposed therebetween at the same temperature condition and thereby, cracks which may be generated due to a difference in a thermal expansive coefficient may be minimized. More specifically, when a plurality of second semiconductor components 140 are installed on the second insulating substrate 130, the semiconductor bare chip may be bonded to the second insulating substrate 130 by using a conductive epoxy adhesive member containing Ag interposed therebetween and the other second semiconductor components 140 may be bonded to the second insulating substrate 130 by soldering or sintering.
According to the semiconductor package and the method of manufacturing the same described above, the thickness of the upper substrate is formed to be relatively thin in a multi-layer substrate structure so that semiconductor components may be easily installed thereon, a distance of a circuit pattern in the upper substrate is formed to be narrow so that semiconductor components having a relatively small installation area may be installed, and the metal pattern layer of the lower substrate is spaced apart from the semiconductor components of the upper substrate to block leakage current so that electrical stability may be secured.
According to the present invention, the thickness of the upper substrate is formed to be relatively thin in a multi-layer substrate structure so that semiconductor components may be easily installed thereon, a distance of a circuit pattern in the upper substrate is formed to be narrow so that semiconductor components having a relatively small installation area may be installed, and the metal pattern layer of the lower substrate is spaced apart from the semiconductor components of the upper substrate to block leakage current so that electrical stability may be secured.
While the present invention has been particularly shown and described with reference to exemplary embodiments thereof, it will be understood by those of ordinary skill in the art that various changes in form and details may be made therein without departing from the spirit and scope of the present invention as defined by the following claims.
Number | Date | Country | Kind |
---|---|---|---|
10-2023-0063648 | May 2023 | KR | national |