Claims
- 1. An electrical conductor system for a microelectronic device wherein the impedance of individual leads is arbitrarily selected during assembly of said device, said system comprising;a) an array of primary conductors in a plane, b) an array of auxiliary conductors substantially overlaying said primary conductors, c) a dielectric layer separating said conductor layers, d) a ground plane separated from said conductors a by dielectric material, and e) a selectable connection between at least some of said array of auxiliary conductors and ground.
- 2. A conductor system as in claim 1 wherein the impedance is selected for either single ended or differential pairs of transmission lines, said system having primary conductors of the same size and equal spacing, and auxiliary conductors of the same size and equal spacing.
- 3. A conductor system as in claim 1 wherein the impedance is selected for single ended, for differential pairs, or for both single ended and differential pairs of transmission lines within the same device; said system having each of the primary conductors the same size, and each of the auxiliary conductors the same size.
- 4. A method of assembling the conductor system for a microelectronic device wherein the impedance of primary conductors is selected to form differential mode input and output pairs including the following steps;a) providing an array of primary conductors in a plane, b) providing an array of auxiliary conductors substantially overlying said primary conductors, c) separating said conductors by a dielectric layer, d) providing a ground plane separated from said conductors by a dielectric layer, and e) interconnecting said primary conductors to signal ports, and not connecting auxiliary conductors.
- 5. A method of assembling the conductor system for a microelectronic device having the impedance of primary conductors forming single ended transmission lines including the following steps;a) providing an array of primary conductors in a plane, b) providing an array of auxiliary conductors substantially overlying said primary conductors, c) separating said conductors by a dielectric layer, d) providing a ground plane separated from said conductors by a dielectric layer, and e) interconnecting said primary conductors to signal ports, and said auxiliary conductors to ground.
- 6. A semiconductor device having the impedance of individual leads arbitrarily selected, said device comprising;a) an integrated circuit chip, b) a conductor system as in claim 1, and c) a semiconductor package including a substrate, external leads and encapsulation.
- 7. A semiconductor device as in claim 6 wherein said means of interconnection is by wire bonding.
- 8. A semiconductor device as in claim 6 wherein said means of interconnection is by flip chip contacts.
- 9. A semiconductor device as in claim 6 wherein said package is a Ball Grid Array.
- 10. A semiconductor device as in claim 6 wherein said package includes a substrate for one or more semiconductor chips.
- 11. A method of assembling a semiconductor device wherein the impedance of primary conductors in the package or substrate forms differential mode input and output pairs including the following steps;a) interconnecting a semiconductor chip to an array of primary conductors in said package, b) providing an array of auxiliary conductors substantially overlying said primary conductors, c) providing a dielectric layer separating said conductors, d) providing a ground plane separated from said conductors by a dielectric layer, and e) interconnecting said primary conductors to external signal ports on said package, and auxiliary conductors not connected.
- 12. A method of assembling a semiconductor device wherein the impedance of primary conductors in the package or substrate forms single ended transmission lines including the following steps;a) interconnecting a semiconductor chip to an array of primary conductors in a plane, b) interconnecting a semiconductor chip to an array of auxiliary conductors substantially overlying said primary conductors, c) providing a dielectric layer separating said conductors, d) providing a ground plane separated from said conductors by a dielectric layer, and e) interconnecting said primary conductors to external signal ports, and auxiliary conductors to ground.
- 13. A flex circuit semiconductor device having the impedance of individual leads arbitrarily selected, said device comprising;a) an integrated circuit chip having flip chip contacts, b) a flexible dielectric film having an array of primary conductors on the first surface, c) an array of auxiliary conductors on the second surface substantially overlaying said primary conductors, d) an array of conductive vias, e) an array of input/output contact pads on said film surfaces, f) an available ground plane external to said device, and g) a means to interconnect said conductors and said ground plane.
Parent Case Info
This application claims the benefit of Provisional application Ser. No. 60/173,450, filed Dec. 29, 1999.
US Referenced Citations (5)
| Number |
Name |
Date |
Kind |
|
4626889 |
Yamamoto et al. |
Dec 1986 |
A |
|
5925925 |
Dehaine et al. |
Jul 1999 |
A |
|
6137168 |
Kirkmnan |
Oct 2000 |
A |
|
6172305 |
Tanahashi |
Jan 2001 |
B1 |
|
6201308 |
Ikegami et al. |
Mar 2001 |
B1 |
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/173450 |
Dec 1999 |
US |