Aspects of this document relate generally to semiconductor devices and, more particularly, to a semiconductor wafer and method of wafer thinning using a grinding phase and separation phase to reduce surface damage.
Semiconductor devices are commonly found in modern electronic products. Semiconductor devices vary in the number and density of electrical components. Semiconductor devices perform a wide range of functions such as analog and digital signal processing, sensors, transmitting and receiving electromagnetic signals, controlling electronic devices, power management, and audio/video signal processing. Discrete semiconductor devices generally contain one type of electrical component, e.g., light emitting diode (LED), small signal transistor, resistor, capacitor, inductor, diodes, rectifiers, thyristors, and power metal-oxide-semiconductor field-effect transistor (MOSFET). Integrated semiconductor devices typically contain hundreds to millions of electrical components. Examples of integrated semiconductor devices include microcontrollers, application specific integrated circuits (ASIC), power conversion, standard logic, amplifiers, clock management, memory, interface circuits, and other signal processing circuits.
A semiconductor wafer includes a base substrate material and plurality of semiconductor die formed on an active surface of the wafer separated by a saw street.
Many applications require the semiconductor die to be reduced in height or thickness to minimize the size of the semiconductor package.
The following describes one or more embodiments with reference to the figures, in which like numerals represent the same or similar elements. While the figures are described in terms of the best mode for achieving certain objectives, the description is intended to cover alternatives, modifications, and equivalents as may be included within the spirit and scope of the disclosure. The term “semiconductor die” as used herein refers to both the singular and plural form of the words, and accordingly, can refer to both a single semiconductor device and multiple semiconductor devices.
Semiconductor devices may be manufactured using two complex manufacturing processes: front-end manufacturing and back-end manufacturing. Front-end manufacturing involves the formation of a plurality of die on the surface of a semiconductor wafer. Each die on the wafer may contain active and passive electrical components and optical devices, which are electrically connected to form functional electrical circuits. Active electrical components, such as transistors and diodes, have the ability to control the flow of electrical current. Passive electrical components, such as capacitors, inductors, and resistors, create a relationship between voltage and current necessary to perform electrical circuit functions. The optical device detects and records an image by converting the variable attenuation of light waves or electromagnetic radiation into electric signals.
Back-end manufacturing refers to cutting or singulating the finished wafer into the individual semiconductor die and packaging the semiconductor die for structural support, electrical interconnect, and environmental isolation. The wafer is singulated using plasma etching, laser cutting tool, or saw blade along non-functional regions of the wafer called saw streets or scribes. After singulation, the individual semiconductor die are mounted to a package substrate that includes pins or interconnect pads for interconnection with other system components. Interconnect pads formed over the semiconductor die are then connected to interconnect pads within the package. The electrical connections can be made with conductive layers, bumps, stud bumps, conductive paste, or wirebonds. An encapsulant or other molding material is deposited over the package to provide physical support and electrical isolation. The finished package is then inserted into an electrical system and the functionality of the semiconductor device is made available to the other system components.
An electrically conductive layer 112 is formed over active surface 110 using PVD, CVD, electrolytic plating, electroless plating process, evaporation, or other suitable metal deposition process. Conductive layer 112 includes one or more layers of aluminum (Al), copper (Cu), tin (Sn), nickel (Ni), gold (Au), silver (Ag), tungsten (W), titanium (Ti), titanium tungsten (TiW), or other suitable electrically conductive material. Conductive layer 112 operates as interconnect pads electrically connected to the circuits on active surface 110.
A plurality of vias is formed through semiconductor wafer 100 using mechanical drilling, laser drilling, or deep reactive ion etching (DRIE). The vias are filled with Al, Cu, Sn, Ni, Au, Ag, W, Ti, TiW, poly-silicon, or other suitable electrically conductive material using electrolytic plating, electroless plating process, or other suitable metal deposition process to form z-direction conductive through silicon vias (TSV) 114 embedded within semiconductor die 104.
Semiconductor wafer 100 undergoes electrical testing and inspection as part of a quality control process. Manual visual inspection and automated optical systems are used to perform inspections on semiconductor wafer 100. Software can be used in the automated optical analysis of semiconductor wafer 100. Visual inspection methods may employ equipment such as a scanning electron microscope, high-intensity or ultra-violet light, metallurgical microscope, or optical microscope. Semiconductor wafer 100 is inspected for structural characteristics including warpage, thickness variation, surface particulates, irregularities, cracks, delamination, contamination, and discoloration.
The active and passive components within semiconductor die 104 undergo testing at the wafer level for electrical performance and circuit function. Each semiconductor die 104 is tested for functionality and electrical parameters, as shown in
In
In
During grinding phase period t1-t2 and separation phase period t2-t3, rinsing solution source 136 continuously dispenses a rinsing solution or water 138 to the grinding surface to wash away particles and contaminants 135. During separation phase period t2-t3, when grinding wheel 132 lifts off the grinding surface, rinsing solution 138 clears most if not substantially all particles and contaminants 135 from under grinding wheel 132 and between grinding wheel teeth 133. The rotation of semiconductor wafer 100 and the volume of rinsing solution 138 disperses particles and contaminants 135 from under grinding wheel 132, between grinding teeth 133, and from the grinding surface.
Grinding wheel 132 may lift off surface 134 at time t2, stop rotation, and reverse direction of rotation between time t2 and time t3. Grinding wheel 132 may pause in vertical movement during the separation phase, or pause in rotational movement during the grinding phase and/or separation phase. The grinding phase period t1-t2 and separation phase period t2-t3 repeat during the first backgrinding operation until the desired thickness of semiconductor wafer 100 is achieved. The duration of grinding phase period t1-t2 is 5-30 seconds, and the duration of separation phase period t2-t3 is 3-10 seconds. In one embodiment, grinding wheel 132 lifts off or moves 3-10 μm in the z-direction away from base substrate material 102, or a sufficient height to clear most if not substantially all particles and contaminants 135 from grinding wheel teeth 133. Rinsing solution 138 washes away particles and contaminants 135 during the separation phase period t2-t3, as well as during the grinding phase period t1-t2. Alternatively, rinsing solution 138 is applied in pulses to wash away particles and contaminants 135. Rinsing solution source 136 may swivel, rotate, or move about in a pattern over the grinding surface for an even and thorough distribution of rinsing solution 138.
By lifting grinding wheel 132 from the grinding surface and rinsing away particles and contaminants 135 originating from the grinding operation, either while rotating or paused, the final surface 134 is relatively free of the cracks, gouges, and other damage, as noted in the background. The repeating grinding phase period t1-t2 and separation phase period t2-t3 may be practiced during the entire grinding operation, when grinding conductive TSVs 114, or during the final grinding stages. Grinding wheel 132 can be designed with a slower wheel wear rate. Semiconductor wafer 100 has a post-grinding thickness T2 of about 355 μm between active surface 110 and final post-grinding surface 134.
In another embodiment, grinding wheel 132 may stop rotation, slow down the rotation, or spin slower than normal rate after the grinding phase at time t2, while the grinding wheel remains on surface 134. Rinsing solution source 136 continuously dispenses a rinsing solution or water 138 to the grinding surface to wash away particles and contaminants 135. At time t3, grinding wheel 132 re-starts rotation in the previous direction or reverses direction of rotation. The grinding phase and stop phase repeat during the first backgrinding operation until the desired thickness of semiconductor wafer 100 is achieved.
In
More specifically, grinder or grinding wheel 140 is applied to base substrate material 102 at time t1, as shown in
In
During grinding phase period t1-t2 and separation phase period t2-t3, rinsing solution source 147 continuously dispenses a rinsing solution or water 148 to the grinding surface to wash away particles and contaminants 145. During separation phase t2-t3, when grinding wheel 140 lifts off the grinding surface, rinsing solution 148 clears most if not substantially all particles and contaminants 145 from under grinding wheel 140 and between grinding wheel teeth 141. The rotation of semiconductor wafer 100 and the volume of rinsing solution 148 disperses particles and contaminants 145 from under grinding wheel 140, between grinding teeth 141, and from the grinding surface.
Grinding wheel 140 may lift off surface 144 at time t2, stop rotation, and reverse direction of rotation between time t2 and time t3. Grinding wheel 140 may pause in vertical movement during the separation phase, or pause in rotational movement during the grinding phase and/or separation phase. The grinding phase period t1-t2 and separation phase period t2-t3 repeat during the second backgrinding operation until the desired thickness of semiconductor wafer 100 is achieved. The duration of grinding phase period t1-t2 is 5-30 seconds, and the duration of separation phase period t2-t3 is 3-10 seconds. In one embodiment, grinding wheel 140 lifts off or moves 3-10 μm in the z-direction away from base substrate material 102, or a sufficient height to clear most if not substantially all particles and contaminants 145 from grinding wheel teeth 141. Rinsing solution 148 washes away particles and contaminants 145 during the separation phase period t2-t3, as well as during the grinding phase period t1-t2. Alternatively, rinsing solution 148 is applied in pulses to wash away particles and contaminants 145. Rinsing solution source 147 may swivel, rotate, or move about in a pattern over the grinding surface for an even and thorough distribution of rinsing solution 158.
By lifting grinding wheel 140 from the grinding surface and rinsing away particles and contaminants 145 originating from the grinding operation, either while rotating or paused, the final surface 144 is relatively free of the cracks, gouges, and other damage, as noted in the background. The repeating grinding phase period t1-t2 and separation phase period t2-t3 may be practiced during the entire grinding operation, when grinding conductive TSVs 114, or during the final grinding stages. Grinding wheel 140 can be designed with a slower wheel wear rate. In one embodiment, the post-grinding thickness T3 of semiconductor wafer 100 is 75 μm or less. In another embodiment, the post-grinding thickness T3 of semiconductor wafer 100 is 10-50 μm.
In another embodiment, grinding wheel 140 may stop rotation after the grinding phase at time t2, while the grinding wheel remains on surface 134. Rinsing solution source 147 continuously dispenses a rinsing solution or water 148 to the grinding surface to wash away particles and contaminants 145. At time t3, grinding wheel 140 re-starts rotation in the previous direction or reverses direction of rotation. The grinding phase and stop phase repeat during the first backgrinding operation until the desired thickness of semiconductor wafer 100 is achieved.
In
In
While one or more embodiments have been illustrated and described in detail, the skilled artisan will appreciate that modifications and adaptations to those embodiments may be made without departing from the scope of the present disclosure.
This application is a continuation application of the earlier U.S. Utility Patent Application to Seddon entitled “Semiconductor Wafer and Method of Wafer Thinning Using Grinding Phase and Separation Phase,” application Ser. No. 16/126,717, filed Sep. 10, 2018, now pending, which application is a continuation application of the earlier U.S. Utility Patent Application to Seddon entitled “Semiconductor Wafer and Method of Wafer Thinning Using Grinding Phase and Separation Phase,” application Ser. No. 15/226,362, filed Aug. 2, 2016, now issued as U.S. Pat. No. 10,096,460, the disclosures of each of which are hereby incorporated entirely herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
1933373 | Fraser | Oct 1933 | A |
3948001 | Miyazawa et al. | Apr 1976 | A |
4184893 | Halvorson et al. | Jan 1980 | A |
RE30537 | Fraula et al. | Mar 1981 | E |
4276672 | Teague et al. | Jul 1981 | A |
RE33849 | Detrick | Mar 1992 | E |
5276999 | Bando | Jan 1994 | A |
5522965 | Chisholm et al. | Jun 1996 | A |
5531017 | Church et al. | Jul 1996 | A |
5545076 | Yun et al. | Aug 1996 | A |
5741173 | Lundt et al. | Apr 1998 | A |
5816895 | Honda | Oct 1998 | A |
5868866 | Maekawa | Feb 1999 | A |
5957757 | Berman | Sep 1999 | A |
6012968 | Lofaro | Jan 2000 | A |
6132295 | Tietz et al. | Oct 2000 | A |
6138690 | Nakatani | Oct 2000 | A |
6152809 | Yenawine | Nov 2000 | A |
6227956 | Halley | May 2001 | B1 |
6270392 | Hayashi | Aug 2001 | B1 |
6276997 | Li | Aug 2001 | B1 |
6296547 | Pruet et al. | Oct 2001 | B1 |
6319105 | Togawa et al. | Nov 2001 | B1 |
6332833 | Ohshima et al. | Dec 2001 | B1 |
6340326 | Kistler et al. | Jan 2002 | B1 |
6361647 | Halley | Mar 2002 | B1 |
6363968 | Ball | Apr 2002 | B1 |
6402588 | Matsuo et al. | Jun 2002 | B1 |
6439962 | Ato | Aug 2002 | B1 |
6443816 | Inoue et al. | Sep 2002 | B2 |
6547651 | Boyd et al. | Apr 2003 | B1 |
6572444 | Ball et al. | Jun 2003 | B1 |
6609962 | Wakabayashi | Aug 2003 | B1 |
6643882 | Sotozaki | Nov 2003 | B1 |
7089081 | Palmgren | Aug 2006 | B2 |
7572172 | Aoyama et al. | Aug 2009 | B2 |
7910157 | Terada et al. | Mar 2011 | B2 |
8147617 | Sekiguchi et al. | Apr 2012 | B2 |
8152597 | Arisa et al. | Apr 2012 | B2 |
8562392 | Shiratani et al. | Oct 2013 | B2 |
9539699 | Shinozaki | Jan 2017 | B2 |
9700988 | Yamaguchi et al. | Jul 2017 | B2 |
10096460 | Seddon | Oct 2018 | B2 |
20010019934 | Nishimura et al. | Sep 2001 | A1 |
20020022445 | Sotozaki et al. | Feb 2002 | A1 |
20020061647 | Kawamoto et al. | May 2002 | A1 |
20020081954 | Mori et al. | Jun 2002 | A1 |
20040029497 | Baeumler | Feb 2004 | A1 |
20040092210 | Chen et al. | May 2004 | A1 |
20040198196 | Walsh et al. | Oct 2004 | A1 |
20070066184 | Nagamoto et al. | Mar 2007 | A1 |
20080214094 | Katoh et al. | Sep 2008 | A1 |
20080242106 | Narain | Oct 2008 | A1 |
20090247056 | Masuda | Oct 2009 | A1 |
20100078046 | Labib et al. | Apr 2010 | A1 |
20100248597 | Sakata | Sep 2010 | A1 |
20110014852 | Yon et al. | Jan 2011 | A1 |
20120231705 | Tanaka | Sep 2012 | A1 |
20130023186 | Motoshima et al. | Jan 2013 | A1 |
20130023188 | Wei et al. | Jan 2013 | A1 |
20130052812 | Nakata et al. | Feb 2013 | A1 |
20140106079 | Myers et al. | Apr 2014 | A1 |
20140323017 | Tang et al. | Oct 2014 | A1 |
20150273657 | Fukushima et al. | Oct 2015 | A1 |
20150290767 | Sugiyama et al. | Oct 2015 | A1 |
20160023323 | Choi et al. | Jan 2016 | A1 |
20160064230 | Nishihara et al. | Mar 2016 | A1 |
20160181086 | Mikhaylichenko et al. | Jun 2016 | A1 |
20160194538 | Mizoguchi et al. | Jul 2016 | A1 |
20170232569 | Dovel | Aug 2017 | A1 |
20180021911 | Miyamoto | Jan 2018 | A1 |
Number | Date | Country |
---|---|---|
2010131687 | Jun 2010 | JP |
Entry |
---|
Machine translation of JP-2010131687-A (Year: 2010). |
Number | Date | Country | |
---|---|---|---|
20210257208 A1 | Aug 2021 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 16126717 | Sep 2018 | US |
Child | 17306396 | US | |
Parent | 15226362 | Aug 2016 | US |
Child | 16126717 | US |