This invention relates to semiconductor device packages. More particularly, this invention relates to a fan-out wafer level semiconductor device package.
Molded plastic packages provide environmental protection to integrated circuit devices (dies). Such packages typically include at least one semiconductor device (die) having its input/output (I/O) pads electrically connected to a lead frame type substrate or an interposer type substrate, with a molding compound coating the die and at least a portion of the substrate. Typically, the I/O pads on the die are electrically connected to bond sites on the substrate using either a wire bonding, tape bonding, or flip-chip bonding method. The lead frame or interposer substrate transmits electrical signals between the I/O pads and an electrical circuit external to the package.
Fan-out wafer level packaging (FOWLP) provides for multiple dies with a higher integration level and a greater number of external contacts. Conventional FOWLP allows for a smaller package, while increasing the number of I/O connections. Particularly, the die is encapsulated in a material, such as a composite including epoxy resin. A redistribution layer (RDL) is then formed on the die and on the encapsulant. The RDL re-route's I/O connections on the die to the periphery of the encapsulant.
As a result, FOWLP provides for a thinner profile as compared to wafer level packaging, and an increase in I/O connections, while improving thermal and electrical performance. However, standard FOWLP processes often result in reconstituted wafer warpage resulting from heat processing, or die movement during the encapsulation process or handling. The result is a waste of wafer materials, increasing the cost of manufacturing.
U.S. Pat. No. 7,915,741, titled “Solder bump UBM structure” and commonly owned with the present application, discloses an under bump metallization structure to improve stress on semiconductor devices, and is incorporated herein by reference in its entirety. This patent, however does not address the need for a FOWLP that reduces chip wastage by attaching the semiconductor device directly to the interconnect bumps and eliminates shifting during the molding process.
U.S. Pat. No. 7,795,710, titled “Lead frame routed chip pads for semiconductor packages” and commonly owned with the present application, discloses a method for patterning external and internal lead ends and routing circuits from a single electrically conductive substrate, and is incorporated herein by reference in its entirety. This patent, however does not address the need for a FOWLP that reduces chip wastage by attaching the semiconductor device directly to the interconnect bumps and eliminates shifting during the molding process.
It would be advantageous, therefore, to provide for FOWLP that solves these problems by reducing chip wastage.
In accordance with a first embodiment of the invention, there is provided a method for manufacturing substrate based fan-out wafer level packaging. The method includes (a) providing a substrate, (b) applying a first photoresist pattern, (c) depositing copper or a copper alloy on said first photoresist pattern, (d) applying a second photoresist pattern, (e) forming chip attach site pillars by depositing a layer of copper or copper alloy on said second photoresist pattern, (f) attaching a semiconductor device via a flip chip bonding, the attaching including forming a plurality of interconnect bumps between the semiconductor device and the chip attach site, and forming a space between the semiconductor device and the substrate, (g) encapsulating the semiconductor device with a protective layer compound, (h) thinning a second side of the substrate, the thinning including copper etching and thinning, (i) applying a ball grid array pattern on the second side, (j) etching the second side with copper, (k) applying a solder mask coating, (l) attaching a plurality of ball drops, and (m) singulating a unit.
In accordance with a second embodiment of the invention, there is provided a substrate based fan-out wafer level packaging. The packaging includes a substrate. The packaging further includes a first photoresist pattern adapted to be applied to the substrate, a copper or copper alloy layer adapted to be applied on top of the first photoresist pattern, and a second photoresist pattern adapted to be applied above the copper or copper alloy layer. A plurality of chip attach site pillars including a plurality of interconnect bumps are then formed on top of the second photoresist pattern, and a semiconductor device is adapted for placement above the interconnect bumps. The packaging further includes a protective layer that forms an encapsulant around the semiconductor device. A ball grid array (BGA) pattern is the applied to a second side of the copper of the substrate, with a solder mask coating applied below the BGA pattern, and a plurality of solder balls attached to the solder mask coating.
The details of one or more embodiments of the invention are set forth in the accompanying drawings and the description below. Other features, objects and advantages of the invention will be apparent from the description and drawings, and from the claims.
The invention will be more fully understood from the following detailed description taken in conjunction with the accompanying drawings wherein like elements are numbered alike, and in which:
In accordance with the invention, substrate 10 is formed of a copper or copper-alloy layer 13 and a substrate protective layer 11. Substrate 10 may be a substrate with or without a stress relief design and/or with or without a compensate design. Exemplary stress relief patterns are shown in
Referring now to
As shown in
In accordance with the invention, the lands 16 are formed in an array pattern and are configured for bonding to external circuitry, such as an array of bond pads on an external printed circuit board. In one embodiment, lands 16 may be finished or plated with solderable materials, including, but not limited to, solder paste, Sn, Ag, Au, NiAu, or any other suitable solderable material, in order to facilitate attachment by soldering to an external circuit board.
Thus, substrate 10 is coated with chemical resist 20, and then exposed to light. The substrate 10 is then developed. Etching, including any suitable form of etching, is then performed to form the channels 18 and lands 16.
Referring to
In reference to
Each chip attach site 26 attaches to an Input/Output (I/O) pad on a semiconductor device 28, as shown in
Chip attach sites 26 extend upward from the substrate 10, forming a space 31 between the semiconductor device 28 and the substrate. This facilitates flow of a second protective layer 30 to encapsulate the semiconductor device.
With reference to
As shown in
Referring to
In reference now to
As shown in
In reference to
In accordance with the invention, interconnect bumps 29, such as those illustrated in
The unique stress relief pattern implemented on the backside/second side 32 compensates and controls the thermomechanical stress build up due to high temperature processes. This removes the need for a de-bonding process of reconstituted wafer from the carrier which would otherwise be required. Various stress relief patterns are illustrated in
The inventive process allows for use of lower costs materials on the I/O sides, and expensive chip wastage due to process yield loss is reduced.
Referring now to
Referring now to
One or more embodiments of the present invention have been described. Nevertheless, it will be understood that various modifications may be made without departing from the spirit and scope of the invention. Accordingly, other embodiments are within the scope of the following claims.
This application is a continuation-in-part of patent application Ser. No. 15/674,686, filed Aug. 11, 2017 and entitled “Substrate Based Fan-Out Wafer Level Packaging,” which is a divisional of patent application Ser. No. 15/399,525, filed Jan. 5, 2017 and entitled “Substrate Based Fan-Out Wafer Level Packaging,” which is a continuation-in-part of application Ser. No. 15/347,253, filed Nov. 9, 2016 and entitled “Substrate Based Fan-Out Wafer Level Packaging,” the contents of which are incorporated herein by reference in its entirety.
Number | Date | Country | |
---|---|---|---|
Parent | 15399525 | Jan 2017 | US |
Child | 15674686 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 15674686 | Aug 2017 | US |
Child | 16396935 | US | |
Parent | 15347253 | Nov 2016 | US |
Child | 15399525 | US |