Claims
- 1. A semiconductor packaging chip-supporting substrate comprising:(a) an insulating supporting substrate on one surface of which a plurality of wirings are formed; said wirings each having at least: (i) an inner connection that connects to a semiconductor chip electrode, and (ii) a semiconductor chip-mounting region; (b) an opening provided in said insulating supporting substrate at a part where each of said wirings is formed on said insulating supporting substrate, which is a part where an outer connection is provided conducting to said inner connection; and (c) at least one through-hole provided between said wirings within said semiconductor chip-mounting region of said insulating supporting substrate; wherein (d) said through-hole is provided in such a manner that an insulating film formed at a position on which the semiconductor chip will be mounted later, covering said semiconductor chip-mounting region of said wiring region, forms a hollow between said insulating film and said insulating supporting substrate around said through-hole.
- 2. The semiconductor packaging ship-supporting substrate according to claim 1, wherein said opening is provided in said insulating supporting substrate at its part where said wirings are formed in said semiconductor chip- mounting region.
- 3. A semiconductor packaging chip-supporting substrate comprising:(a) an insulating supporting substrate on one surface of which a plurality of wirings are formed; said wirings each having at least: (i) an inner connection that connects to a semiconductor chip electrode, and (ii) a semiconductor chip-mounting region; (b) an opening provided in said insulating supporting substrate at a part where each of said wiring is formed on said insulating supporting substrate, which is a part where an outer connection is provided conducting to said inner connection; and (c) at least one metal pattern for maintaining the flatness of an insulating filmy adhesive, which will be provided later, at a position where a semiconductor chip is to be mounted covering said semiconductor chip mounting region of said wiring region.
- 4. The semiconductor packaging chip-supporting substrate according to claim 3, wherein at least one first through-hole is provided at the position where said insulating filmy adhesive of said insulating supporting substrate is placed.
- 5. The semiconductor packaging chip-supporting substrate according to claim 3, wherein said insulating supporting substrate is provided with a seal region to be covered with a sealing resin for encapsulating the semiconductor chip, and at least one second through-hole is provided in said seal region.
- 6. The semiconductor packaging chip-supporting substrate according to claim 4, wherein said insulating supporting substrate is provided with a seal region to be covered with a sealing resin for encapsulating the semiconductor chip, and at least one second through-hole is provided in said seal region.
- 7. The semiconductor packaging chip-supporting substrate according to claim 3, wherein a plurality of said metal patterns are formed at a distance of 1 millimeter or less from respective adjacent pattern.
- 8. The semiconductor packaging chip-supporting substrate according to claim 4, wherein a plurality of said metal patterns are formed at a distance between adjacent regions thereof, of 1 millimeter or less.
- 9. The semiconductor packaging chip-supporting substrate according to claim 5, wherein a plurality of said metal patterns are formed at a distance between adjacent regions thereof, of 1 millimeter or less.
- 10. The semiconductor packaging chip-supporting substrate according to claim 6, wherein a plurality of said metal patterns are formed at a distance between adjacent regions thereof, of 1 millimeter or less.
- 11. The semiconductor packaging chip-supporting substrate according to claim 7, wherein the plurality of metal patterns are arranged uniformly.
- 12. The semiconductor packaging chip-supporting substrate according to claim 8, wherein the plurality of metal patterns are arranged uniformly.
- 13. The semiconductor packaging chip-supporting substrate according to claim 9, wherein the plurality of metal patterns are arranged uniformly.
- 14. The semiconductor packaging chip-supporting substrate according to claim 10, wherein the plurality of metal patterns are arranged uniformly.
Priority Claims (2)
Number |
Date |
Country |
Kind |
8-201906 |
Jul 1996 |
JP |
|
8-201908 |
Jul 1996 |
JP |
|
Parent Case Info
This is a continuation of application No. 08/903,996, filed Jul. 31, 1997, now U.S. Pat. No. 6,064,111.
US Referenced Citations (1)
Number |
Name |
Date |
Kind |
6064111 |
Sota et al. |
May 2000 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
08/903996 |
Jul 1997 |
US |
Child |
09/541041 |
|
US |