Support mounted electrically interconnected die assembly

Information

  • Patent Grant
  • 9305862
  • Patent Number
    9,305,862
  • Date Filed
    Wednesday, April 25, 2012
    12 years ago
  • Date Issued
    Tuesday, April 5, 2016
    8 years ago
Abstract
Stacked die assemblies are electrically connected to connection sites on any support, without electrical connection to any interposed substrate or leadframe, and without solder.
Description
BACKGROUND

This invention relates to electrical interconnection of integrated circuit chips and, particularly, to mounting interconnected stacked die onto a support.


A typical semiconductor die has a front (“active”) side, in which the integrated circuitry is formed, a back side, and sidewalls. The sidewalls meet the front side at front edges and the back side at back edges. Semiconductor die typically are provided with interconnect pads (die pads) located at the front side for electrical interconnection of the circuitry on the die with other circuitry in the device in which the die is deployed. Some die as provided have die pads on the front side along one or more of the die margins, and these may be referred to as peripheral pad die. Other die as provided have die pads arranged in one or two rows at the front side near the center of the die, and these may be referred to as center pad die. The die may be “rerouted” to provide a suitable arrangement of interconnect pads at or near one or more of the margins of the die.


Semiconductor die may be electrically connected with other circuitry in a package, for example on a package substrate or on a leadframe, by any of several means. Such z-interconnection may be made, for example, by wire bonds, or by flip chip interconnects, or by tab interconnects. The package substrate or leadframe provides for electrical connection of the package to underlying circuitry (second-level interconnection), such as circuitry on a printed circuit board, in a device in which the package is installed for use.


A number of approaches have been proposed for increasing the density of active semiconductor circuitry in integrated circuit chip packages, while minimizing package size (package footprint, package thickness). In one approach to making a high density package having a smaller footprint, two or more semiconductor die, of the same or different functionality, are stacked one over another and mounted on a package substrate.


The disclosure of U.S. Pat. No. 7,245,021 describes a vertically stacked die assembly including a plurality of integrated circuit die electrically interconnected by “vertical conducting elements”. The die are covered with an electrically insulative conformal coating. The vertical conducting elements are formed of a conductive polymer material, applied adjacent the edge of the die. The die are provided with metallic conducting elements, each having one end attached to electrical connection points at the die periphery and having the other end embedded in a vertical conducting polymer element. The disclosure of U.S. Pat. No. 7,215,018 describes a similar vertically stacked die assembly mounted onto a ball grid array (“BGA”) or land grid array (“LGA”) substrate. The stacked die assembly is mounted onto the BGA or LGA substrate by electrical and physical connection of the vertical conducting elements (“vertical interconnects”) to electrical connection lands on the surface of the substrate. The electrical connection is said to be done by use of a conductive polymer “dot” or “puddle” between the vertical interconnect of the stack of die and the substrate. The patent discloses that the substrate can include means for making electrical connection between the bottom of the substrate and a printed circuit board, such as solder balls or bumps, or “LGA contacts” on the bottom of the substrate.


SUMMARY

In various embodiments the invention features electrical connection of stacked die assemblies to connection sites on any support, without electrical connection to any interposed die or substrate or leadframe or package. Each die in the stacked die assembly has peripheral interconnect terminals, and the die in the stack are electrically interconnected by lines or traces of an electrically conductive material, which may be an electrically conductive polymer, or an electrically conductive ink, that contacts interconnect terminals on the respective die. The interconnect material may include a curable polymer. The stacked die assembly may be mounted directly onto a surface of the support to which the die stack assembly is electrically connected. Or, the stacked die assembly may be mounted onto a surface of an additional support (such as an additional die or substrate or leadframe or package) and electrically connected to connection sites on the support. In some embodiments the additional support includes a semiconductor construct that is electrically connected to additional connection sites on the support to which the stacked die assembly is electrically connected.


In one general aspect the invention features a support having electrical connection sites at a surface thereof, and a stacked die assembly mounted onto the surface and electrically connected to one or more of the connection sites, wherein each die in the stacked die assembly has peripheral interconnect terminals, and the die in the stack are electrically interconnected by lines or traces of an electrically conductive material, which may be an electrically conductive polymer, or an electrically conductive ink, that contacts interconnect terminals on the respective die.


In some embodiments the traces of electrically conductive material that interconnect the die in the stack may also connect to the connection sites on the support. In such embodiments the die stack is positioned on or in relation to the support so that the interconnect terminals on the die are suitably aligned with corresponding connection sites on the support circuitry, and then the interconnect material is applied in a suitable pattern over the interconnect terminal on the die and the connection sites on the support. And in such embodiments where the interconnect material includes a curable polymer, the material may be cured following the application of the curable material to the die and the connection sites.


In other embodiments an additional quantity of an electrically conductive material may be provided to make contact between the die stack interconnects and the connection sites on the support. In some such embodiments the die stack assembly interconnection is completed prior to positioning the assembly on or in relation to the support, and in such embodiments where the interconnect material includes a curable polymer, the material may be cured or partially cured following the application of the curable material to the die and prior to positioning the assembly on or in relation to the support. Cured or partially cured interconnects can improve mechanical stability of the stack assembly during subsequent handling, such as during installation of the assembly on the support. The additional material may be applied to the connection sites on the support, or to contact sites on the interconnects, prior to positioning the assembly on or in relation to the support. The additional material may be the same as, or may be different from, the material of the die stack interconnects; and, where the additional material is a curable polymer, a final cure is carried out following the positioning of the assembly on or in relation to the support.


In another general aspect the invention features a first support having electrical connection sites at a surface thereof, a second support mounted on the first support, and a stacked die assembly mounted onto a surface of the second support and electrically connected to one or more of the connection sites on the first support, wherein each die in the stacked die assembly has peripheral interconnect terminals, and the die in the stack are electrically interconnected by lines or traces of an electrically conductive material, which may be an electrically conductive polymer, or an electrically conductive ink, that contacts interconnect terminals on the respective die.


In some embodiments the additional support is electrically connected to the first support. In such embodiments at least some of the electrical connections of the die in the stacked die units or assemblies are not electrically connected to the additional support and, in some such embodiments there is no direct electrical connection between the die unit or assembly and interconnect pads or sites on the additional support.


In some embodiments the additional support serves as a mechanical or structural support for the die assembly or unit, and includes no electrical or electronic components. It may include, for example, a dummy die; or a sheet of dielectric material; or a heat dissipating sheet or block of a material having a high heat capacity or high thermal conductivity.


In some embodiments the additional support may include only passive electrical features. The passive electrical features in the additional support may be electrically connected to one or more sites in the first support; or they may be connected to a selected number (less than all) of the interconnections in the die unit or assembly; or they may be connected to a selected number (less than all) of the interconnections in the die unit or assembly as well as to one or more sites in the support. In such embodiments the additional support may include, for example, a ground plane.


In some embodiments the additional support may include electronic circuitry, and may include one or more semiconductor devices. For example, the additional support may be a semiconductor package; or an additional die. In some such examples one or more connection sites in the additional support may be electrically connected to sites in the first support; or to a selected number (less than all) of the interconnections in the die unit or assembly; or to a selected number (less than all) of the interconnections in the die unit or assembly as well as to one or more sites in the support.


In particular embodiments where the additional support includes electronic circuitry, the electronic circuitry in the second support and the die assembly or unit are separately connected to the first support. That is, the electrical connections between the die assembly or unit and the first support bypass the second support, and the respective connections may be made to separate sets of sites on the first support. In some such embodiments the additional support is a die; pads on the die are connected to a second set of bond sites on the first support, and interconnects in the die assembly or unit are connected to a first set of bond sites on the first support. In other such embodiments the additional support is a semiconductor package, and lands on the package are connected to a second set of bond pads on the first support, and interconnects in the die assembly or unit are connected to a first set of bond sites on the first support.


Installation of the die stack and electrical connection of the die to connection sites on the support according to the invention requires no solder, or wires, sockets, pins, or other connectors.


In some embodiments the interconnect material is an electrically conductive polymer, such as an electrically conductive epoxy, for example; or an electrically conductive ink. In some embodiments the electrically conductive polymer is a curable polymer, and may be curable in stages. The interconnect material may include, for example, a matrix containing an electrically conductive filler; the matrix may be a curable or settable material, and the electrically conductive fill may be in particulate form, for example, such that when the matrix sets or is cured, the material is itself electrically conductive. In some embodiments the material is a conductive epoxy such as a silver filled epoxy; for example, a filled epoxy having 60-90% (more usually 80-85%) silver may be suitable. The epoxy is cured following dispensing, resulting in some embodiments in a fusion of the series of dots into a continuous interconnect strand.


In some embodiments, where connection of the stack to the support is made in the same operation as interconnection of the die in the stack, the interconnect material can be applied using an application tool such as, for example, a syringe or a nozzle or a needle. The material exits the tool in a deposition direction generally toward the die pads or interconnect terminals, and the tool is moved over the presented stack face in a work direction. The material may be extruded from the tool in a continuous flow, or, the material may exit the tool dropwise. In some embodiments the material exits the tool as a jet of droplets, and is deposited as dots which coalesce upon contact, or following contact, with a stack face surface. In some embodiments the deposition direction is generally perpendicular to the sidewall surface of the die, and in other embodiments the deposition direction is at an angle off perpendicular to the sidewall surface of the die. The tool may be moved in a generally linear work direction, or in a zig-zag work direction, depending upon the location on the various die of the corresponding terminals to be connected.


In some embodiments a plurality of interconnect traces are formed in a single operation, and in some such embodiments all the interconnect traces on a given stacked assembly are formed in a single operation (or in a number of operations fewer than the number of traces). The application tool may in such instances include a number of needles or nozzles ganged together in a row generally parallel to the die edges.


In some embodiments the interconnects are applied by printing, for example using a print head (which may have a suitable array of nozzles), or for example by screen printing or using a mask. In some embodiments the interconnects are formed using a photosensitive material, and photoexposure procedure to pattern the material. For example, the material may be a photocurable electrically conductive material, such as a metal-filled photopolymerizable organic polymer, for example; and the material is applied generally over an area that includes pads or interconnect terminals, then is exposed to light in the desired patterned, and the uncured material is removed.


In other embodiments where an electrically interconnected die stack is connected to the support using an additional small amount of interconnect material between the die stack interconnects and the connection sites on the support, the additional small amount of material may be applied to the die stack interconnects in a transfer operation, for example by dipping shallowly into a reservoir of the interconnect material, or by screen printing or stencil printing, for example.


In still other embodiments where an electrically interconnected die stack is connected to the support using an additional small amount of interconnect material between the die stack interconnects and the connection sites on the support, the additional small amount of material may be applied to the connection sites on the support by a dispense operation. The material may be dispensed using an application tool, and the material may exit the tool under control of an apparatus using pressure dispense (for example under a controlled time and pressure regime), piston dispense (for example under a controlled time and piston travel regime), or auger dispense (for example under a controlled time and auger rotation regime). Or, the material may be applied to the connection sites on the support by a patterned print operation, using for example an array of jets or apertures. The material may be dispensed by droplets, or in a continuous stream.


According to the invention the stacked die assembly can be electrically connected directly onto any electrical connection sites on any support, using an electrically conductive polymer or electrically conductive ink. Suitable supports include, in one general category, any dielectric substrate carrying patterned electrical conductors in one or more layers. The dielectric substrate may be or include a natural or synthetic organic or inorganic material. For example, circuitry formed on or in a glass or ceramic or silicon or other dielectric sheet or film can constitute a suitable support. Other suitable supports include conventional circuit boards such as printed circuit boards, which may be, for example, motherboards, or module boards, or daughterboards.


In another general aspect the invention features stacked die units or stacked die assemblies electrically interconnected with circuitry on a support in a device for use. In some embodiments the stacked die assembly is interconnected such that the active side of the die faces toward the underlying circuitry; in other embodiments the stacked die assembly is interconnected such that the back side of the die faces toward the underlying circuitry. In other embodiments one or more die in the stack may be oriented facing away from the underlying circuitry while one or more other die in the stack face toward the underlying circuitry. In still other embodiments the die or the stack of die is oriented so that the plane of the die is nonparallel with the die mount surface of the support; in some such embodiments the plane of the die is oriented perpendicular to the plane of the die mount surface of the support; or is oriented at some other angle between parallel and perpendicular.


In some embodiments the die are provided with an electrically insulative conformal coating over at least the front surface and the sidewalls adjacent the die margin on which the interconnect pads are arranged, and in some such embodiments the die are provided with a electrically insulative conformal coating over the front surface, the back surface, and the sidewall surfaces of the die.


The conformal coating protects the die during assembly, and serves to electrically insulate the die from electrically conductive parts that it may contact. In some embodiments the material of the conformal coating includes an organic polymer, for example a polymer of p-xylene or a derivative thereof, such as a polyxylylene polymer, e.g., a parylene C or a parylene N, or a parylene A, or a parylene SR. In some embodiments the conformal coating is formed by deposition, for example by vapor deposition, or liquid phase deposition, or by solid phase deposition.


In some embodiments an underfill material is applied between the die stack and the support. In some embodiments it may be preferred to select an underfill material that is rigid, to provide mechanical stability to the die and support assembly.


The assemblies according to the invention can be used for building computers, telecommunications equipment, and consumer and industrial electronics devices.





BRIEF DESCRIPTION OF THE DRAWINGS


FIG. 1 is a diagrammatic representation illustrating a generalized support to which a die assembly can be electrically connected according to the invention.



FIG. 2 is a diagrammatic sketch in partial sectional view showing a stack of four die mounted on a BGA substrate.



FIGS. 3A-3F are diagrammatic sketches in sectional view showing examples of various die edge configurations.



FIGS. 4A-4F are diagrammatic sketches in sectional view showing stacks of die having die edge configurations as in FIGS. 3A-3F.



FIGS. 5A-5F are diagrammatic sketches in sectional view showing stacks of die having die edge configurations as in FIGS. 3A-3F, in which the respective die are covered by a conformal dielectric coating.



FIGS. 6A, 6B are diagrammatic sketches in plan and sectional views illustrating die stacked in an offset configuration.



FIGS. 7A-7C are diagrammatic sketches in sectional views illustrating die stacks constructed generally as in FIGS. 6A, 6B mounted on a support according to examples of the invention.



FIGS. 8 and 9 are diagrammatic representations each illustrating generalized first and second supports to which a die assembly can be mounted and electrically connected according to other embodiments of the invention.



FIGS. 10A, 10B are diagrammatic sketches in plan and sectional views illustrating a die assembly in an offset configuration, mounted onto a die (serving as a second substrate) and electrically connected to a first substrate according to an embodiment of the invention.





DETAILED DESCRIPTION

The invention will now be described in further detail by reference to the drawings, which illustrate alternative embodiments of the invention. The drawings are diagrammatic, showing features of the invention and their relation to other features and structures, and are not made to scale. For improved clarity of presentation, in the FIGs. illustrating embodiments of the invention, elements corresponding to elements shown in other drawings are not all particularly renumbered, although they are all readily identifiable in all the FIGs. Also for clarity of presentation certain features are not shown in the FIGs., where not necessary for an understanding of the invention. At some points in the description, terms of relative positions such as “above”, “below”, “upper”, “lower”, “top”, “bottom” and the like may be used, with reference to the orientation of the drawings; such terms are not intended to limit the orientation of the device in use.


According to the invention, stacked die assemblies are electrically connected to interconnect sites on any support, without an interposed substrate or leadframe; and electrical interconnection of the die in the stack, and of the die stack to the support, is made by way of an electrically conductive polymer or an electrically conductive ink, without solder, or wires, sockets, pins, or other connectors. FIG. 1 illustrates symbolically in a sectional view a generalized support 10, having a connection side 12 and a reverse side 14. Interconnect sites 16 are present at least at the connection side of the support. The thickness of the support is not indicated in the FIG., as the support may range from very thick to very thin, depending among other things upon the character of the support; for instance, a printed circuit board may have a greater thickness than substrate having two metal layers separated by a single dielectric layer. The support may have greater or lesser length and width dimensions, as suggested by dashed arrows 11 and 13. The die stack may be directly connected to interconnect sites at an attachment side of any of a wide variety of categories of supports, including for example: other die, including for example logic chips; other die stacks; other packaged devices or components; circuit boards, including system circuit boards, motherboards, daughterboards, module boards, and the like; leadframes; and the like.


As noted above in background, U.S. Pat. No. 7,215,018 describes a vertically stacked die assembly mounted onto a ball grid array (“BGA”) or land grid array (“LGA”) substrate. The die in the stack are electrically interconnected, and the stack is electrically connected to the substrate, using a curable electrically conductive polymer. FIG. 2 shows generally at 20 such a stack 21 of four die 12, 14, 16, 18 mounted on a BGA substrate 22 in a partial sectional view. In this example each die, e.g., die 12, is covered by an electrically insulative conformal coating 34; the coating covers the backside 120, the sidewalls, and the front side of the die, with openings (e.g. opening 35) in the coating over the die pads (e.g., pad 36), exposing an area of the pad for connection of an interconnect terminal (e.g., off-die terminal 129).


Adjacent die in the stack may optionally be mounted one upon the other using an adhesive. (The term “adjacent” with reference to die in a stack means the die are vertically adjacent; die may also be horizontally adjacent, for example in a wafer or in a die array or, in some configurations, on a common support.). In the example shown here, a film adhesive piece is employed (e.g., 33 between adjacent die 14 and 16).


Bond pads 228 are arranged at the die mount surface 224 of the substrate 22. In the example shown, the die are arranged one over another with the respective interconnect terminals 129, 149, 169, 189 aligned vertically (that is, generally perpendicular to the front or back side of the die). And, in the example shown, the die stack 21 is mounted on the substrate with the respective interconnect terminals aligned at least partly over the respective bond pad 228. Solder balls 227 are attached in a reflow process to an array of lands 226 exposed at the side of the substrate 225 opposite the die mount side 224. The array of solder balls provides for second-level interconnection of the assembly 20 onto underlying circuitry in a device for use, for example on a leadframe, or a printed circuit board, for example.


The die stack may be mounted on the substrate using an adhesive. In the example shown here, the die 18 adjacent the substrate 22 is affixed to the die mount side 224 of the substrate 22 using a film adhesive 37. As may be appreciated, a configuration as shown in FIG. 2 may be made by forming the die stack and then mounting the die stack on a substrate 22; or, alternatively, it may be made in a build-up manner, by stacking the die serially on the substrate, that is by mounting die 18 on the substrate 22 (optionally using an adhesive 37), then mounting die 16 on die 18 (optionally using an adhesive 33), then mounting die 14 on die 18, etc., and then applying the interconnect material to the terminals on the die as well as to the bond pad on the substrate in a continuous operation.



FIG. 2 shows the stacked die assembly on the substrate following cure of the interconnect. The assembly in this example has a stack of four die mounted on a substrate, in which the die are electrically interconnected to one another, and to the substrate circuitry (z-interconnection) by the interconnect 410; that is the interconnect 410 provides electrical continuity between the interconnect terminals 129, 149, 169, 189 and the bond pad 228 on the substrate 22.



FIGS. 3A-3F show examples of various die edge configurations in die to be interconnected according to various embodiments of the invention.



FIG. 3A shows a die having an “off-die” interconnect. The die is shown in a partial sectional view, having an active side 315 at which the integrated circuitry 311 of the die is formed, and a die sidewall 319. In an off die configuration an interconnect terminal 322 is bonded to an interconnect pad (die pad) 313. The die pad may be a peripheral die pad in the die as provided, or it may be situated at or near the die periphery as a result of rerouting of the die circuitry. The interconnect terminal may be, for example, a wire (formed for example in a wire bond operation) or a tab or ribbon (formed for example in a ribbon bond operation). The interconnect terminal 322 extends outwardly beyond the die edge 319 (hence, “off-die” terminal).



FIG. 3B shows a die having a bump or glob 323 of an electrically conductive polymer material deposited onto the die pad 313. The glob may be shaped so that it extends toward the die edge, and may extend to the die edge or (as in the example shown in FIG. 3B) slightly beyond the die edge 19; it may be in the shape of a thumb, for example. Alternatively, the glob may be formed entirely above the pad, as shown for example in FIG. 5B. The conductive polymer material may be, for example, a curable conductive polymer such as a conductive epoxy.



FIG. 3C shows a die having an interconnect terminal 324 formed in or at the active side of the die, at or near the margin of the die where the active side 315 of the die meets the die sidewall 319. Such a marginal interconnect terminal may be an extension of a die pad, for example, and may be situated at or near the die margin as a result of rerouting of the die circuitry.



FIG. 3D shows a die having an interconnect terminal 326 formed in the die sidewall 319. The interconnect terminal may be connected to the integrated circuitry of the die by attachment of a pad of conductive material to an extension of the die pad, for example, or to rerouting circuitry.



FIG. 3E shows a die having an interconnect terminal formed so that it wraps around a chamfer that is formed at the front side die edge (at the intersection of the die sidewall 319 with active side 315 of the die). Such a wraparound terminal has a terminal portion 327 on the chamfer, and a terminal portion 328 on the die sidewall. A similar wraparound terminal may be formed over the back side die edge (at the intersection of the die sidewall with back side 317 of the die), where no chamfer is present.



FIG. 3F shows a die having an interconnect terminal formed so that it wraps around a chamfer that is formed at the front side die edge (at the intersection of the die sidewall with active side 315 of the die), and further around a chamfer that is formed at the back side die edge (at the intersection of the die sidewall with back side 317 of the die). Such a wraparound terminal has a terminal portion 327 on the front edge chamfer, and a terminal portion 328 on the die sidewall, and a terminal portion 329 on the back edge chamfer.



FIGS. 4A-4F show arrangements of die as in, respectively, FIGS. 3A-3F, oriented one over another (in these examples, each having three die in the stack). The die are shown “vertically” arranged; that is, they are aligned generally vertically with respect to an arbitrarily assigned “horizontal” plane of the front or back sides of the die, and, accordingly, they may be vertically interconnected at the vertical stack face, for example using a trace of electrically conductive epoxy.


As FIGS. 4A and 4B show, the off-die terminals 322, 323 project at the stack face, making them available for connection by a variety of methods. As FIG. 4C shows, interconnect terminals 324 in the margin of the active side of the die are beneath the margins of die stacked over them (except that the active side of one of the die is exposed and readily accessible for interconnection). As FIGS. 4D, 4E, and 4F show, by contrast, interconnect terminals 326 formed in the die edge (FIG. 4D), and wraparound interconnect terminals 327, 328 (FIG. 4E) or 327, 328, 329 (FIG. 4F) are presented at the stack face for interconnection.



FIGS. 5A-5F show stacked die arranged generally as in FIGS. 4A-4F, respectively. Here each die 52 is covered with a conformal insulative coating 54, having openings 55 over the die pads.



FIG. 5A shows a three-die stack of die having off-die terminals 522. Because the off die interconnect terminals in this example stand above the front side of the die, adjacent die in the stack are separated by a space 53. A spacer may optionally be interposed in the space 53 to support adjacent die; optionally the spacer may be a film adhesive of suitable thickness both to fill the space and to affix the die to one another. The off-die interconnect terminals 522 are vertically aligned, and are presented at the stack face as indicated by arrows 50, so that they may be readily interconnected using, for example, a vertically-oriented interconnect, as described generally in U.S. Pat. No. 7,245,021, for example.



FIG. 5B shows a three-die stack of die having globs 523 of an electrically conductive polymer material deposited onto the die pad. In the example shown here, the glob is formed entirely above the exposed die pad, and does not extend toward the stack face (compare, FIGS. 3B, 4B. As in the example of FIG. 5A, the globs stand above the front side of the die, so that adjacent die in the stack are separated by a space 53 and, optionally, a spacer may be interposed in the space 53 to support adjacent die; and optionally the spacer may be a film adhesive of suitable thickness both to fill the space and to affix the die to one another. Although the glob 523 in this example does not extend toward the stack face, it permits access to a portion of the interconnect material (not shown in this FIG.) that intrudes into the space between the die at the die edge, as suggested by the arrows 50.



FIG. 5C shows a three-die stack of die having an interconnect terminal 524 formed in or at the active side of the die, at or near the margin of the die where the active side of the die meets the die sidewall. In such a configuration the interconnect terminals 524 of lower die in the stack (that is, all the die except the uppermost die in the stack) are overlain by die stacked over them. Interconnection of die in such a stack may be made by a vertically-oriented interconnect at the stack face, provided that the interconnect intrudes between adjacent die onto the interconnect terminals 524. For example, the interconnect material as applied (such as an electrically conductive epoxy) has some capacity to flow into the space at the margin between adjacent die, to make electrical connection with interconnect terminals in the margin at the active side of the die. This necessitates providing a separation 53 between adjacent die sufficient to permit the intrusion. As in the configuration shown in FIG. 5A, a spacer may optionally be interposed in the space 53 to support adjacent die; and optionally the spacer may be a film adhesive of suitable thickness both to fill the space and to affix the die to one another.


Each of FIGS. 5D, 5E, and 5F shows a three-die stack of die having an interconnect terminal formed in or at the die sidewall and presented at the stack face as shown by the arrows 50. In these examples the conformal coating covers at least the front side and the back side of the die. Such a configuration may be made by coating the entirety of all surfaces of the die and then forming openings through the coating to expose the underlying interconnect terminals; or such a configuration may be made by coating only the front surface and the back surface of the die, leaving the interconnect terminals uncoated. Because the interconnect terminals are presented at the stack face, and because the interconnect terminals do not stand above the front side of the die, no space is required between adjacent die in the stack. Accordingly, as the FIGs. illustrate, the surface of the coating at the backside of an upper die can rest directly upon the surface of the coating on the front (“active”) side of the adjacent lower die in the stack.


Stacked die in configurations as shown for example in FIGS. 5D, 5E, and 5F can be readily interconnected using, for example, an interconnect applied to the stack face, that is, by an interconnect applied to the sidewalls of the die in the stack. Die in a stack electrically interconnected in this manner can according to the invention be electrically connected with connection sites on any of a variety of supports by direct connection without use of solder and without any interposed substrate or leadframe.


In the examples illustrated above, the die are stacked so that the die sidewalls are vertically aligned, substantially flush with an imaginary plane perpendicular to the plane of the x-y plane of the die, the plane being referred to at some points as the stack face. Because the interconnect material is applied in a generally liquid state, the interconnect material as applied is flowable or deformable to some extent. Accordingly, misalignment of the die sidewalls can be tolerated without compromising the integrity of the interconnections.


In some embodiments the die are offset by design, so that the stack has a stepped configuration at the die edges having interconnect terminals to be interconnected. This may be particularly useful where the interconnect terminals are not directly accessible at the die sidewall, for example as for die configured as shown in FIG. 5C. An interconnected die stack having offset die is shown by way of example in FIGS. 6A, 6B.



FIG. 6A shows in a plan view an arrangement of stacked die, each die having interconnect terminals arranged in one margin adjacent a front die edge, and showing interconnect material formed over corresponding interconnect terminals; and FIG. 6B shows the stack in a sectional view as indicated at 6B-6B in FIG. 6A. Referring to the uppermost die in the stack, for example, the interconnect terminals are in this example situated in a row alongside a front die edge. The die in this example is covered on all surfaces (back surface, front surface, sidewalls) by a conformal coating, provided with openings exposing the interconnect terminals. Successive coated die in the stack may, as in these examples, rest directly one upon another, such that the coating on the back side of an upper die can contact the coating on the front side of the underlying die.


In the example shown in FIGS. 6A and 6B the die are all of the same size, and the pads are located along only one die edge. Accordingly, successive die in the stack are displaced only in a direction orthogonal to a die edge along which the pads are situated.


Each die need be displaced only to an extent at least sufficient to expose enough of the area of the pads in the underlying die to permit the interconnect material to make reliable electrical contact with the pads and, accordingly, the extent of displacement, indicated for example at d in the FIGs., is shown greater than necessary. In principle, the displacement may be sufficient if at least a fraction of the area of the pads is left uncovered by the overlying die. In practice, if the uncovered area of a pad is too small, the interconnect material as deposited may not contact the pad over an area great enough to establish a reliable electrical connection when the material is cured. It may be preferred to minimize the extent of displacement, so as to minimize the footprint of the stack.


For the interconnect process, the stack may be supported, for example, at the back side of the lowest of the die in the stack, and the interconnect material may be applied along a trajectory over the pads to be connected and the die surfaces between them. The interconnect material may be applied using an application tool such as, for example, a syringe or a nozzle. The material exits the tool in a deposition direction generally toward the interconnect terminals, and the tool is moved over the die stack face in a work direction.


Die stacks having resulting traces of interconnect material are shown by way of illustration at 62 in FIGS. 6A, 6B. This procedure is repeated to deposit traces connecting all the pads for which electrical interconnection is desired, and following deposition the material is cured.


Assemblies of electrically interconnected stacked die can optionally be tested prior to further processing. Complete assemblies can be mounted on a support, and interconnected die in the stack can be connected with underlying circuitry by way of secured electrical contact with the interconnections. For example, a printed circuit board or package substrate can be provided, having bond pads arranged at a die attach side to correspond with the ends 61 or 63 of the die stack interconnects. Referring to FIG. 6B, for example, the interconnect 62 has an end 63 at the margin of the active side of a die at the top (or, if the assembly is inverted, at the bottom) of the assembly, and an end 61 at a back side edge of a die at the bottom (or, if the assembly is inverted, at the top) of the assembly. A support such as a circuit board, for example, can be provided having z-interconnect sites arranged in a manner corresponding to the arrangement of interconnect ends 61 or 63. The assembly can be mounted on the support for example with the active sides of the die facing toward the support, and with the interconnect ends 63 aligned with and contacting the z-interconnect sites (see, for example, FIG. 7A); or for example with the back sides of the die facing toward the support and with the interconnect ends 61 aligned with and contacting the z-interconnect sites (see, for example, FIG. 7B). Alternatively, for example, the assembly can be mounted with the die oriented perpendicularly (or at any other angle) to the support (see, for example, FIG. 7C), with the interconnect ends 61 aligned with and contacting the z-interconnect sites.


The die in the stacked die assembly may be all of the same size, as shown for example in the FIGS. 6A, 6B, but die of different sizes may according to the invention be stacked and interconnected by conductive polymer traces. In some embodiments for example, a smaller die may be stacked on a larger die, with the smaller die situated so that peripheral die pads in the margin near at least one die edge of the larger die are available for interconnection. In such an arrangement the stack of die may appear in section as a stepped pyramid; or, the die may be displaced in one direction with respect to a first die edge, but vertically interconnected on another die edge. An upper die may be larger in one dimension (that is, the die may be same width but one longer than the other), or in both directions (that is, one die both wider and longer than the other) than a lower die. For example, a 10×10 mm die may be stacked over a 10×12 mm die having peripheral pads at the shorter edges. In such an embodiment the smaller die is situated over the larger die such that the die pads at the narrow ends of the larger die are exposed adjacent two edges of the smaller die. Or, for example, a 10×10 mm die may be stacked over a 12×12 mm die, and situated such that peripheral pads along any one or more (or all four) edges of the larger die are available for interconnection.


Stacked die assemblies according to the invention may have as many die as may be desired, and there may as a matter of mechanical design be no upper limit. The illustrated examples show three or four or seven die in each stack, but assemblies having two or more die in the stack are contemplated. Particularly, for example, assemblies having four, or six, or eight, or 16 or 17 die may be made and mounted without solder and without an interposed substrate or leadframe directly onto a support.


Additionally, or alternatively, larger stacked die assemblies may be made by constructing stacked die units in a modular design, and then stacking modular units.


The stackable modular units can be robust and testable. For example, particular two-die units and four die units may constitute modules; from these modules a six-die assembly may be made by stacking a two-die unit and a four-die unit, or an eight-die assembly may be made by stacking two four-die units, for example.


As illustrated above, stacked die units or assemblies constructed according to the invention can be mounted on and electrically interconnected with circuitry directly on a support. For example, a stacked die unit can be mounted upon a circuit side of package substrate, and electrically interconnected by connection of all or selected ones of the interconnect ends of the unit with bond pads on the substrate. The substrate may be any of a variety of package substrates, including for example laminated or buildup substrates having one or more patterned metal films and one or more dielectric layers, such a BT substrates or ceramic substrates for example; and flex substrates, for example. Or, for example, a stacked die unit can be mounted upon the active side of another die, and electrically interconnected by connection of all or selected ones of the interconnect ends of the unit with pads on the die. Or, for example, a die stack assembly can be mounted on a leadframe, and electrically interconnected by connection of all or selected ones of the interconnect ends of the unit with sites on the leads. Or, for example, a die stack assembly can be mounted on a printed circuit board (such as a motherboard, for example), and electrically interconnected by connection of all or selected ones of the interconnect ends of the unit with sites on the printed circuit.


In other embodiments the stacked die units or assemblies may be electrically connected to a first support by connection of all or selected ones of the interconnect ends of the unit with sites on the support, and mounted on an additional support. The additional support may itself be electrically connected to the first support. In such embodiments at least some of the electrical connections of the die in the stacked die units or assemblies are not electrically connected to the additional support and, in some such embodiments there is no direct electrical connection between the die unit or assembly and interconnect pads or sites on the additional support.


The additional support may have no electrical or electronic components, so that it serves simply as a mechanical or structural support for the die assembly or unit. It may include, for example, a dummy die; or a sheet of dielectric material; or a heat dissipating sheet or block of a material having a high heat capacity or high thermal conductivity.


Alternatively, the additional support may include only passive electrical features. The passive electrical features in the additional support may be electrically connected to one or more sites in the first support; or they may be connected to a selected number (less than all) of the interconnections in the die unit or assembly; or they may be connected to a selected number (less than all) of the interconnections in the die unit or assembly as well as to one or more sites in the support. It may include, for example, a ground plane.


The additional support may include electrical circuitry. It may include, for example, a printed circuit board; or a package substrate; or a leadframe.


The additional support may include electronic circuitry, and may include one or more semiconductor devices. For example, the additional support may be a semiconductor package; or an additional die. In some such examples one or more connection sites in the additional support may be electrically connected to sites in the first support; or to a selected number (less than all) of the interconnections in the die unit or assembly; or to a selected number (less than all) of the interconnections in the die unit or assembly as well as to one or more sites in the support.


In particular embodiments where the additional support includes electronic circuitry, the electronic circuitry in the second support and the die assembly or unit are separately connected to the first support. That is, the electrical connections between the die assembly or unit and the first support bypass the second support, and the respective connections may be made to separate sets of sites on the first support. In some such embodiments the additional support is a die; pads on the die are connected to a second set of bond sites on the first support, and interconnects in the die assembly or unit are connected to a first set of bond sites on the first support. In other such embodiments the additional support is a semiconductor package, and lands on the package are connected to a second set of bond pads on the first support, and interconnects in the die assembly or unit are connected to a first set of bond sites on the first support.



FIG. 8 illustrates symbolically in a sectional view a generalized second support 80, having a die mount side 82 and a reverse side 84, arranged generally parallel to a generalized first support 10 configured as described in FIG. 1. FIG. 9 illustrates symbolically in a sectional view a generalized second support 90, having a die mount side 92 and a reverse side 94, arranged generally perpendicular to a generalized first support 10 configured as described in FIG. 1. A die assembly or unit can be mounted on the die mount side 82 or 92 of the second support 80 or 90, and the die assembly can be electrically connected to the Interconnect sites 16 at the connection side of the first support, generally as described above.


The thickness of the second support is not indicated in the FIG., as the support may range from very thick to very thin, depending among other things upon the character of the second support. For instance, a printed circuit board may have a greater thickness than a laminated substrate having two metal layers separated by a single dielectric layer, or than a flex substrate;


and, for instance, a package may have greater thickness than a die. The first and second supports may have greater or lesser length and width dimensions, as suggested in FIGS. 8 and 9 by dashed arrows 11 and 13 and arrow 81.



FIGS. 10A and 10B illustrate an example of an embodiment in which the additional support is a die, mounted onto and electrically connected to the first support by flip chip interconnect; and in which the die assembly is an offset stack of die that is connected to the first support and is not electrically connected to the flip-chip die. Referring to the FIGs., the first support 110 has a circuit surface 112 at which a row of first bond sites 116 and an array of second bond sites 118 exposed for electrical connection. In this example, the additional support 180 is a die (a “supporting die”) having an array of pads 184 at one surface, and having solder bumps 186 attached to the die pads 184. The array of die pads 184 and the array of second bond sites 118 are arranged so that the bumps align with corresponding second bond sites when the supporting die is positioned in a die-down orientation over the first support. The row of first bond sites 116 is arranged so that when the supporting die 180 is so aligned, an edge of the supporting die 180 is parallel to and adjacent to the row of first bond sites 116 or (as in the example shown in the FIGs.) partly overlying the row of first bond sites 116. The bumps 186 are mated to and electrically connected to the pads 118 by reflow of the solder bumps. The backside 182 of the die 180 faces away from the first support, and provides a mounting surface for the die assembly 60, which is configured in this example generally as described with reference to FIGS. 6A, 6B. The interconnect edge of the die assembly is situated near (and in this example is set back slightly from) the edge of the die 180 that is oriented parallel the row of bond sites 116. The die-to-die electrical interconnects are extended as illustrated at 162, to connect the electrical interconnects 62 to corresponding respective first bonds sites 116.


Referring to FIGS. 10A, 10B, various additional embodiments are contemplated. For example, where the additional support is a die, and is mounted die-down, as in the FIGs., the die may be electrically connected to the first support by tab interconnects. And, for example, the second support may be a leadframe package, oriented with exposed package leads or lands facing the first support, and the package may be mounted in a conventional surface mount fashion; or, for example, the second support may be a LGA or BGA package, oriented with the land side facing the first support, and the package may be mounted and electrically connected in a conventional solder ball grid or surface mount fashion.


And, for example, where the additional support is a die, the supporting die may have any of a variety of functionalities. For example, the die assembly may be a stack of memory die and the supporting die may include processor functionality, such as an analog or digital signal processing, for example. The supporting die may be a base band controller IC, for example, and the die assembly may include a stack of memory die. And, for example, where the additional support is a package, the die assembly may be a stack of memory die and the additional package may include one or more die having any of a variety of functionalities, including one or more signal processing functionalities, for example.


Or, for example, the additional support may be a die mounted die-up, that is, with the active side facing away from the first support, and electrically connected to the first support by wire bonds connecting rows or arrays of die pads along one or more die margins to corresponding bond sites on the first support. Preferably, one or more edges of the supporting die has no die pads, and the supporting die is situated such the pad-free edge of the supporting die is parallel to and adjacent to (or partly overlying) a row of first bond sites in the first support. The die unit or assembly is then mounted over the upward-facing surface of the supporting die and situated such that the interconnect edge of the die assembly is situated near (and may be set back slightly from) the pad-free edge of the supporting die. The die-to-die electrical interconnects are extended to connect the electrical interconnects to corresponding first bonds sites in the first support, generally as described above. And, for example, the second support may be a leadframe package or LGA package, oriented with exposed package leads or lands facing away from the first support, and the package may be mounted is a suitable position on the first substrate and electrically connected to the first support by, for example wire bonds connecting leads or lands on the supporting package to bond sites in the first support.


Other embodiments are within the scope of the invention.

Claims
  • 1. A device comprising a support having electrical connection sites at a surface thereof, anda stacked die assembly mounted onto the surface and electrically connected to one or more of the connection sites,wherein each die in the stacked die assembly has peripheral interconnect terminalseach interconnect terminal electrically coupled with a die pad of a die of the stacked die assembly at an active side of the die andeach interconnect terminal is disposed at or overlying the active side of the die to which the interconnect terminal is coupled,wherein a plurality of die in the stack are electrically interconnected by a same line or a same trace of an electrically conductive polymer or an electrically conductive ink, andwherein the line or the trace of the electrically conductive polymer or the electrically conductive ink contacts the peripheral interconnect terminals on each of the respective electrically interconnected plurality of die,wherein the active side of at least a first die in the stack faces in a first direction, and the active side of at least a second die faces in a second direction, opposite the first direction.
  • 2. The device of claim 1 wherein the stacked die assembly comprises a stack of at least two nonpackaged die mounted one over another.
  • 3. The device of claim 1 wherein the peripheral interconnect terminals on at least a first die in the stack comprise off-die terminals.
  • 4. A device comprising a first support having electrical connection sites at a surface thereof,a second support mounted on the first support, and a stacked die assembly mounted onto a surface of the second support and electrically connected to one or more of the connection sites on the first support,wherein each die in the stacked die assembly has peripheral interconnect terminals, each interconnect terminal electrically coupled with a die pad of a die of the stacked die assembly at an active side of the die andeach interconnect terminal is disposed at or overlying the active side of the die to which the interconnect terminal is coupled,wherein a plurality of die in the stack are electrically interconnected by a line or a trace of an electrically conductive polymer or an electrically conductive ink, andwherein the line or the trace of the electrically conductive polymer or the electrically conductive ink contacts the peripheral interconnect terminals on each of the respective electrically interconnected plurality of die.
  • 5. The device of claim 4 wherein the plurality of die in the stack are oriented such that the active sides of the respective plurality of die all face in a first direction.
  • 6. The device of claim 4 wherein the active side of at least a first die in the stack faces in a first direction, and the active side of at least a second die faces in a second direction, opposite the first direction.
  • 7. The device of claim 4 wherein the stacked die assembly is interconnected such that the active sides of the respective plurality of die face toward said surface of said first support.
  • 8. The device of claim 4 wherein the stacked die assembly is interconnected such that the back sides of the respective plurality of die face toward said surface of said first support.
  • 9. The device of claim 4 wherein one or more of the plurality of die in the stack are oriented such that the respective active sides face away from said surface of said first support and one or more additional die in the stack are oriented such that the respective active sides face toward said surface of said first support.
  • 10. The device of claim 4, wherein front and back sides of each die in the stacked die assembly define a plane, and wherein the stack of the plurality of die is oriented so that the plane of each of the plurality of die is nonparallel with said surface of said first support.
  • 11. A method for making a device, comprising: providing a stacked die assembly wherein each die in the stacked die assembly has peripheral interconnect terminals, each interconnect terminal electrically coupled with a die pad of a die of the stacked die assembly at an active side of the die and each interconnect terminal is disposed at or overlying the active side of the die to which the interconnect terminal is coupled,wherein a plurality of die in the stack are electrically interconnected by a same line or a same trace of an electrically conductive polymer or and electrically conductive ink, andwherein the line of the trace of the electrically conductive polymer of the electrically conductive ink contacts the peripheral interconnect terminals on each of the respective interconnected plurality of die;providing a first support having electrical connection sites at a surface thereof;providing a second support having a mount surface; andmounting the die assembly on the mount surface of the second support and electrically connecting one or more of the peripheral interconnect terminals in the die assembly to one or more of the connection sites on the first support.
  • 12. The method of claim 11, wherein the plurality of die in the stack are oriented such that the active sides of the respective plurality of die all face in a first direction.
  • 13. The method of claim 11, wherein the active side of at least a first die in the stack faces in a first direction, and the active side of at least a second die faces in a second direction opposite the first direction.
  • 14. The method of claim 11, wherein the stacked die assembly is interconnected such that the active sides of the respective plurality of die face toward said surface of said first support.
  • 15. The method of claim 11, wherein the stacked die assembly is interconnected such that the back sides of the respective plurality of die face toward said surface of said first support.
  • 16. The method of claim 11, wherein one or more of the plurality of die in the stack are oriented such that the respective active sides face away from said surface of said first support and one or more additional die in the stack are oriented such that the respective active sides face toward said surface of said first support.
  • 17. The method of claim 11, wherein front and back sides of each die in the stacked die assembly define a plane, and wherein the stack of the plurality of die is oriented so that the plane of each of the plurality of die is nonparallel with said surface of said first support.
CROSS-REFERENCE TO RELATED APPLICATIONS

This application is a continuation of U.S. patent application Ser. No. 12/403,175 filed Mar. 12, 2009, now U.S. Pat. No. 8,178,978, which claims the benefit of U.S. Provisional Application No. 61/035,989 filed Mar. 12, 2008, each of which applications is hereby incorporated herein by reference. This application is related to U.S. patent application Ser. No. 12/124,077, to McElrea et al. and to Caskey et al., each of which was filed May 20, 2008, and each of which is hereby incorporated by reference herein.

US Referenced Citations (250)
Number Name Date Kind
4323914 Berndlmaier et al. Apr 1982 A
4336551 Fujita et al. Jun 1982 A
4363076 McIver Dec 1982 A
4500905 Shibata Feb 1985 A
4784972 Hatada Nov 1988 A
5107325 Nakayoshi Apr 1992 A
5138438 Masayuki et al. Aug 1992 A
5200362 Lin et al. Apr 1993 A
5218234 Thompson et al. Jun 1993 A
5311401 Gates, Jr. et al. May 1994 A
5331591 Clifton Jul 1994 A
5334872 Ueda et al. Aug 1994 A
5434745 Shokrgozar et al. Jul 1995 A
5466634 Beilstein, Jr. et al. Nov 1995 A
5538758 Beach et al. Jul 1996 A
5571754 Bertin et al. Nov 1996 A
5616953 King et al. Apr 1997 A
5629566 Doi et al. May 1997 A
5675180 Pedersen et al. Oct 1997 A
5691248 Cronin et al. Nov 1997 A
5698895 Pedersen et al. Dec 1997 A
5716759 Badehi Feb 1998 A
5721151 Padmanabhan et al. Feb 1998 A
5731631 Yama et al. Mar 1998 A
5737191 Horiuchi et al. Apr 1998 A
5870351 Ladabaum et al. Feb 1999 A
5879965 Jiang et al. Mar 1999 A
5891761 Vindasius et al. Apr 1999 A
5910687 Chen et al. Jun 1999 A
5946545 Bertin et al. Aug 1999 A
5965947 Nam et al. Oct 1999 A
6030854 Mashimoto et al. Feb 2000 A
6034438 Petersen Mar 2000 A
6087716 Ikeda Jul 2000 A
6107164 Ohuchi Aug 2000 A
6175158 Degani et al. Jan 2001 B1
6225689 Moden et al. May 2001 B1
6228686 Smith et al. May 2001 B1
6255726 Vindasius et al. Jul 2001 B1
6262476 Vidal Jul 2001 B1
6271598 Vindasius et al. Aug 2001 B1
6297657 Thiessen et al. Oct 2001 B1
6303977 Schroen et al. Oct 2001 B1
6315856 Asagiri et al. Nov 2001 B1
6326244 Brooks et al. Dec 2001 B1
6326689 Thomas Dec 2001 B1
6338980 Satoh Jan 2002 B1
6351030 Havens et al. Feb 2002 B2
6472746 Taniguchi et al. Oct 2002 B2
6476467 Nakamura et al. Nov 2002 B2
6569709 Derderian May 2003 B2
D475981 Michii Jun 2003 S
6580165 Singh Jun 2003 B1
6582992 Poo et al. Jun 2003 B2
6593648 Emoto Jul 2003 B2
6607938 Kwon et al. Aug 2003 B2
6607941 Prabhu et al. Aug 2003 B2
6621155 Perino et al. Sep 2003 B1
6621172 Nakayama et al. Sep 2003 B2
6624505 Badehi Sep 2003 B2
6656827 Tsao et al. Dec 2003 B1
6667543 Chow et al. Dec 2003 B1
6670701 Matsuura et al. Dec 2003 B2
6674159 Peterson et al. Jan 2004 B1
6686655 Moden et al. Feb 2004 B2
6706971 Albert et al. Mar 2004 B2
6722213 Offen et al. Apr 2004 B2
6730997 Beyne et al. May 2004 B2
6737743 Urakawa May 2004 B2
6747348 Jeung et al. Jun 2004 B2
6750547 Jeung et al. Jun 2004 B2
6756252 Nakanishi Jun 2004 B2
6777767 Badehi Aug 2004 B2
6802446 Chaudhuri et al. Oct 2004 B2
6844623 Peterson et al. Jan 2005 B1
6849802 Song et al. Feb 2005 B2
6908784 Farnworth et al. Jun 2005 B1
6910268 Miller Jun 2005 B2
6940022 Vinciarelli et al. Sep 2005 B1
6956283 Peterson Oct 2005 B1
6964915 Farnworth et al. Nov 2005 B2
6972480 Zilber et al. Dec 2005 B2
6973718 Sheppard, Jr. et al. Dec 2005 B2
6984885 Harada et al. Jan 2006 B1
7005324 Imai Feb 2006 B2
7029949 Farnworth et al. Apr 2006 B2
7061125 Cho et al. Jun 2006 B2
7115986 Moon et al. Oct 2006 B2
7180168 Imai Feb 2007 B2
7190060 Chiang Mar 2007 B1
7196262 Gronet Mar 2007 B2
7208335 Boon et al. Apr 2007 B2
7208345 Meyer et al. Apr 2007 B2
7215018 Vindasius et al. May 2007 B2
7221051 Ono et al. May 2007 B2
7245021 Vindasius et al. Jul 2007 B2
7259455 Seto Aug 2007 B2
7279363 Cherukuri et al. Oct 2007 B2
7285865 Kwon et al. Oct 2007 B2
7335533 Derderian Feb 2008 B2
7355274 Lim Apr 2008 B2
7405138 Ohuchi et al. Jul 2008 B2
7408243 Shiffer Aug 2008 B2
7452743 Oliver et al. Nov 2008 B2
7514350 Hashimoto Apr 2009 B2
7521288 Arai et al. Apr 2009 B2
7535109 Robinson et al. May 2009 B2
7564142 Hashimoto Jul 2009 B2
7595222 Shimoishizaka et al. Sep 2009 B2
7601039 Eldridge et al. Oct 2009 B2
7638869 Irsigler et al. Dec 2009 B2
7662670 Noma et al. Feb 2010 B2
7662671 Saeki Feb 2010 B2
7704794 Mess et al. Apr 2010 B2
7732912 Damberg Jun 2010 B2
7768795 Sakurai et al. Aug 2010 B2
7829438 Haba et al. Nov 2010 B2
7863159 Co et al. Jan 2011 B2
7888185 Corisis et al. Feb 2011 B2
7901989 Haba et al. Mar 2011 B2
7919846 Hembree Apr 2011 B2
7923349 McElrea et al. Apr 2011 B2
7952195 Haba May 2011 B2
8022527 Haba et al. Sep 2011 B2
8076788 Haba et al. Dec 2011 B2
8178978 McElrea et al. May 2012 B2
20010012725 Maeda et al. Aug 2001 A1
20010031548 Elenius et al. Oct 2001 A1
20020006686 Cloud et al. Jan 2002 A1
20020027257 Kinsman et al. Mar 2002 A1
20020045290 Ball Apr 2002 A1
20020096349 Hedler et al. Jul 2002 A1
20020127775 Haba et al. Sep 2002 A1
20020168798 Glenn et al. Nov 2002 A1
20020180010 Tsubosaki et al. Dec 2002 A1
20020185725 Moden et al. Dec 2002 A1
20020187260 Sheppard, Jr. et al. Dec 2002 A1
20020190368 Shimoe et al. Dec 2002 A1
20030038353 Derderian Feb 2003 A1
20030038356 Derderian Feb 2003 A1
20030038357 Derderian Feb 2003 A1
20030060034 Beyne et al. Mar 2003 A1
20030071338 Jeung et al. Apr 2003 A1
20030071341 Jeung et al. Apr 2003 A1
20030080403 Jeung et al. May 2003 A1
20030092326 Nishikawa et al. May 2003 A1
20030096454 Poo et al. May 2003 A1
20030099085 Duva May 2003 A1
20030122243 Lee et al. Jul 2003 A1
20030143819 Hedler et al. Jul 2003 A1
20030162369 Kobayashi Aug 2003 A1
20030209772 Prabhu Nov 2003 A1
20040113283 Farnworth et al. Jun 2004 A1
20040142509 Imai Jul 2004 A1
20040150095 Fraley et al. Aug 2004 A1
20040173892 Nakanishi Sep 2004 A1
20040195667 Karnezos Oct 2004 A1
20040198033 Lee et al. Oct 2004 A1
20040212083 Yang Oct 2004 A1
20040217446 Headley et al. Nov 2004 A1
20040227235 Hashimoto Nov 2004 A1
20040238933 Chen et al. Dec 2004 A1
20040251520 Sasaki et al. Dec 2004 A1
20040262035 Ko et al. Dec 2004 A1
20050013927 Yamazaki Jan 2005 A1
20050067680 Boon et al. Mar 2005 A1
20050067694 Pon et al. Mar 2005 A1
20050082651 Farnworth et al. Apr 2005 A1
20050085050 Draney et al. Apr 2005 A1
20050101039 Chen et al. May 2005 A1
20050104179 Zilber et al. May 2005 A1
20050148160 Farnworth et al. Jul 2005 A1
20050156323 Tokunaga Jul 2005 A1
20050230802 Vindasius et al. Oct 2005 A1
20050248021 Morkner Nov 2005 A1
20050258530 Vindasius et al. Nov 2005 A1
20050287705 Yang Dec 2005 A1
20050287709 Lee et al. Dec 2005 A1
20060003552 Okada Jan 2006 A1
20060035408 Derderian Feb 2006 A1
20060046436 Ohuchi et al. Mar 2006 A1
20060055050 Numata et al. Mar 2006 A1
20060068567 Beyne et al. Mar 2006 A1
20060076690 Khandros et al. Apr 2006 A1
20060094165 Hedler et al. May 2006 A1
20060097356 Fujii et al. May 2006 A1
20060103000 Kurosawa May 2006 A1
20060121645 Ball Jun 2006 A1
20060138626 Liew et al. Jun 2006 A1
20060220262 Meyer et al. Oct 2006 A1
20060267173 Takiar et al. Nov 2006 A1
20060273365 Cross et al. Dec 2006 A1
20060278971 Barnes et al. Dec 2006 A1
20070023900 Toyoda Feb 2007 A1
20070029684 Arai et al. Feb 2007 A1
20070065987 Mess et al. Mar 2007 A1
20070102801 Ishida et al. May 2007 A1
20070132082 Tang et al. Jun 2007 A1
20070158799 Chiu et al. Jul 2007 A1
20070158807 Lu et al. Jul 2007 A1
20070170572 Liu et al. Jul 2007 A1
20070181989 Corisis et al. Aug 2007 A1
20070187811 Arai et al. Aug 2007 A1
20070194462 Kim et al. Aug 2007 A1
20070222054 Hembree Sep 2007 A1
20070252262 Robinson et al. Nov 2007 A1
20070284716 Vindasius et al. Dec 2007 A1
20080083976 Haba et al. Apr 2008 A1
20080083977 Haba et al. Apr 2008 A1
20080112150 Jones May 2008 A1
20080150158 Chin Jun 2008 A1
20080166836 Jobetto Jul 2008 A1
20080173792 Yang et al. Jul 2008 A1
20080180242 Cottingham Jul 2008 A1
20080203566 Su Aug 2008 A1
20080206915 Yamazaki Aug 2008 A1
20080208043 Smith et al. Aug 2008 A1
20080251913 Inomata Oct 2008 A1
20080251939 Chung et al. Oct 2008 A1
20080284044 Myers Nov 2008 A1
20080290493 Tsunozaki Nov 2008 A1
20080303131 McElrea et al. Dec 2008 A1
20080308921 Kim Dec 2008 A1
20080315407 Andrews, Jr. et al. Dec 2008 A1
20090020887 Mizuno et al. Jan 2009 A1
20090020889 Murayama et al. Jan 2009 A1
20090065948 Wang Mar 2009 A1
20090068790 Caskey et al. Mar 2009 A1
20090102038 McEelrea et al. Apr 2009 A1
20090160065 Haba et al. Jun 2009 A1
20090230528 McElrea et al. Sep 2009 A1
20090316378 Haba et al. Dec 2009 A1
20100140753 Hembree Jun 2010 A1
20100140811 Leal et al. Jun 2010 A1
20100148352 Moden Jun 2010 A1
20100207277 Bauer et al. Aug 2010 A1
20100327461 Co et al. Dec 2010 A1
20110006432 Haba et al. Jan 2011 A1
20110031629 Haba et al. Feb 2011 A1
20110033979 Haba et al. Feb 2011 A1
20110049696 Haba et al. Mar 2011 A1
20110187007 Haba et al. Aug 2011 A1
20110248410 Avsian et al. Oct 2011 A1
20110266684 Leal Nov 2011 A1
20120080807 Haba et al. Apr 2012 A1
20120133057 Haba et al. May 2012 A1
20120211878 Popovic et al. Aug 2012 A1
20130099392 McElrea et al. Apr 2013 A1
20130119542 Oh May 2013 A1
20130154117 Tan et al. Jun 2013 A1
Foreign Referenced Citations (53)
Number Date Country
2512114 Sep 2002 CN
1531069 Sep 2004 CN
1638118 Jul 2005 CN
1905148 Jan 2007 CN
102004039906 Aug 2005 DE
1041624 Oct 2000 EP
1763894 Mar 2007 EP
2704690 Nov 1994 FR
07-509104 Oct 1995 JP
11-260851 Sep 1999 JP
2000269411 Sep 2000 JP
2001210782 Aug 2001 JP
2003-142518 May 2003 JP
2003163324 Jun 2003 JP
2004-119473 Apr 2004 JP
2004153130 May 2004 JP
2004158536 Jun 2004 JP
2004-214548 Jul 2004 JP
2005005529 Jan 2005 JP
2005026564 Jan 2005 JP
2006-351793 Dec 2006 JP
2007073803 Mar 2007 JP
2007523482 Aug 2007 JP
2008160119 Jul 2008 JP
2008205453 Sep 2008 JP
2008236688 Oct 2008 JP
2009-026969 Feb 2009 JP
2009027039 Feb 2009 JP
20-1994-0004952 Jul 1994 KR
10-1999-0008537 Feb 1999 KR
20010062722 Jul 2001 KR
20050009036 Jan 2005 KR
20070018057 Feb 2007 KR
100813624 Mar 2008 KR
20080045259 May 2008 KR
20080069549 Jul 2008 KR
20080091980 Oct 2008 KR
475244 Feb 2002 TW
200425356 Nov 2004 TW
200504995 Feb 2005 TW
200527549 Aug 2005 TW
200605298 Feb 2006 TW
200721471 Jun 2007 TW
200940570 Oct 2009 TW
9425987 Nov 1994 WO
9907015 Feb 1999 WO
9909599 Feb 1999 WO
0164344 Sep 2001 WO
2005081315 Sep 2005 WO
2005101492 Oct 2005 WO
2009032371 Mar 2009 WO
2009052150 Apr 2009 WO
2009114670 Sep 2009 WO
Non-Patent Literature Citations (123)
Entry
Amendment filed Jan. 24, 2007 in response to Jan. 8, 2007 Office Action, U.S. Appl. No. 11/097,829.
Amendment filed Jun. 26, 2010 in response to May 24, 2010 Office Action, U.S. Appl. No. 12/124,097.
Final Office Action mailed Jan. 8, 2007, U.S. Appl. No. 11/097,829.
Ko, et al. Development of three-dimensional memory die stack packages using polymer insulated sidewall technique, 1999.
Notice of Allowability, mailed Oct. 19, 2006 U.S. Appl. No. 11/090,969.
Advisory Action mailed Oct. 10, 2007, U.S. Appl. No. 11/016,558.
Advisory Action, mailed Oct. 20, 2008, U.S. Appl. No. 11/744,153.
Advisory Action, mailed Oct. 20, 2008, App. No. 111744,153.
Amendment A filed Aug. 7, 2006 in response to Feb. 7, 2006 Office Action, U.S. Appl. No. 11/097,829.
Amendment A filed Aug. 7, 2006 in response to Feb. 7, 2006 Quayle Action, U.S. Appl. No. 11/090,969.
Amendment and RCE filed Nov. 26, 2008 in response to Oct. 20, 2008 Advisory Action, U.S. Appl. No. 11/744,153.
Amendment and RCE filed Feb. 7, 2011 in repsonse to Aug. 5, 2010 Office Action, U.S. Appl. No. 12/143,157.
Amendment and RCE filed Mar. 16, 2011 in response to Mar. 18, 2010 Office Action, U.S. Appl. No. 11/744,142.
Amendment filed Jan. 18, 2011 in response to Aug. 18, 2010 Office Action, U.S. Appl. No. 12/046,651.
Amendment filed Jan. 21, 2011 in response to Jul. 21, 2010 Office Action, U.S. Appl. No. 11/849,162.
Amendment filed Jan. 22, 2007 in response to Jul. 19, 2007 Office Action, U.S. Appl. No. 11/016,558.
Amendment filed Jan. 24, 2007 in response to Jan. 8, 2007 Office Action, App. No. 111097,829.
Amendment filed Jan. 29, 2010 in response to Dec. 28, 2010 Office Action, U.S. Appl. No. 12/403,175.
Amendment filed Oct. 1, 2008 in response to Jul. 1, 2010 Office Action, U.S. Appl. No. 11/744,153.
Amendment filed Oct. 11, 2008 in response to Jul. 1, 2010 Office Action, App. No. 111744,153.
Amendment filed Oct. 14, 2008 in response to Sep. 15, 2008 Office Action, U.S. Appl. No. 11/016,558.
Amendment filed Nov. 9, 2009 in response to Oct. 7, 2009 Office Action, U.S. Appl. No. 11/849,162.
Amendment filed Nov. 9, 2009 in response to Oct. 7, 2009 Office Action, U.S. Appl. No. 12/143,157.
Amendment filed Dec. 3, 2009 in response to Aug. 3, 2009 Office Action, U.S. Appl. No. 11/744,142.
Amendment filed Dec. 3, 2009 in response to 813109 Office Action, U.S. Appl. No. 11/744,142.
Amendment filed Dec. 9, 2010 in response to Jun. 9, 2010 Office Action, U.S. Appl. No. 12/251,624.
Amendment filed Feb. 14, 2011 in response to Oct. 14, 2010 Office Action, U.S. Appl. No. 12/124,097.
Amendment filed Feb. 22, 2010 in response to Feb. 21, 2010 Office Action, U.S. Appl. No. 12/046,651.
Amendment filed Mar. 27, 2009 in response to Jan. 27, 2009 Office Action, U.S. Appl. No. 11/849,162.
Amendment filed Mar. 4, 2010 in response to Feb. 4, 2010 Office Action, U.S. Appl. No. 12/251,624.
Amendment filed Apr. 1, 2008 in response to Dec. 31, 2007 Office Action , U.S. Appl. No. 11/744,153.
Amendment filed Apr. 11, 2008 in response to Dec. 31, 2007 Office Action, U.S. Appl. No. 11/744,153.
Amendment filed Apr. 8, 2009 in response to Dec. 15, 2008 Office Action, U.S. Appl. No. 11/016,558.
Amendment filed May 22, 2009 in response to Apr. 20, 2009 Office Action, U.S. Appl. No. 11/744,142.
Amendment filed May 29, 2007 in response to Mar. 30, 2007 Notice, U.S. Appl. No. 11/097,829.
Amendment filed Jun. 21, 2007 in response to Dec. 22, 2006 Office Action, U.S. Appl. No. 11/016,558.
Amendment filed Jun. 27, 2008 in response to Mar. 27, 2008 Office Action, U.S. Appl. No. 11/016,558.
Amendment filed Jun. 30, 2009 in response to Dec. 30, 2009 Office Action, U.S. Appl. No. 12/143,157.
Amendment filed Jul. 26, 2010 in response to May 24, 2010 Office Action, U.S. Appl. No. 12/124,097.
Amendment filed Jul. 8, 2009 in response to Jun. 24, 2009 Office Action, U.S. Appl. No. 11/849,162.
Amendment filed Sep. 19, 2007 in response to Jul. 19, 2007 Office Action, U.S. Appl. No. 11/016,558.
EP Supplemental Search Report mailed Nov. 5, 2007, EP Application No. 05736129.7.
EP Supplementary Search Report dated Jun. 5, 2008 and mailed Jun. 12, 2008 for EP App. No. 05735136.3.
EP Supplementary Search Report mailed Jun. 5, 2008, EP App. No. 05735136.3.
Ex Parte Quayle Action mailed 217/06, U.S. Appl. No. 11/090,969.
Final Office Action mailed 118/07, U.S. Appl. No. 11/097,829.
Final Office Action mailed Mar. 1, 2011, U.S. Appl. No. 12/251,624.
Final Office Action mailed Mar. 18, 2010, U.S. Appl. No. 11/744,142.
Final Office Action mailed Mar. 18, 2010, App No. 111744,142.
Final Office Action mailed Jul. 1, 2010, U.S. Appl. No. 11/744,153.
Final Office Action mailed Jul. 19, 2007, U.S. Appl. No. 11/016,558.
Office Action mailed Aug. 18, 2010, U.S. Appl. No. 12/046,651.
Office Action mailed Aug. 3, 2009, U.S. Appl. No. 11/744,142.
Office Action mailed Aug. 3, 2009, App No. 111744,142.
Response filed Oct. 19, 2007 to Oct. 10, 2007 Advisory Action, U.S. Appl. No. 11/016,558.
Response filed Aug. 5, 2009 in response to Jul. 15, 2009 Office Action, U.S. Appl. No. 11/016,558.
Supplemental Amendement filed Aug. 5, 2009, App. No. 111849,162.
U.S. Appl. No. 12/124,097, filed May 20, 2008.
Written Opinion of the International Searching Authority for Application No. PCT/US2010/055472 dated Jul. 27, 2011.
Written Opinion of the International Searching Authority for Application No. PCT/US2009/067386 dated Jul. 1, 2010.
Written Opinion of the International Searching Authority for Application No. PCT/US2010/039639 dated Jan. 26, 2011.
Final Office Action mailed Sep. 15, 2008, U.S. Appl. No. 11/016,558.
Final Office Action, mailed Aug. 5, 2010, U.S. Appl. No. 12/143,157.
International Search Report & Wrillen Opinion, Application N90. PCT/US2008/066561, dated Dec. 31, 2008.
International Search Report and Wrillen Opinion, Appl. No. PCTIUS2008/067722, dated Feb. 25, 2009.
International Search Report and Written Opinion dated Apr. 12, 2010, App. No. PCTIUS2009/55421.
International Search Report and Written Opinion dated Mar. 17, 2009, App. No. PCTIUS2008/079948.
International Search Report and Written Opinion dated Jan. 26, 2011, App. No. PCT/US2010/39639.
International Search Report and Written Opinion dated Mar. 6, 2009, App. No. PCT/US2008/173365.
International Search Report and Written Opinion dated Oct. 6, 2009 , App. No. PCTIUS2009/36921.
International Search Report and Written Opinion for Application No. PCT/US2009/047389 dated Jan. 14, 2010.
International Search Report and Written Opinion for Application No. PCT/US2010/054325 dated Jul. 28, 2011.
International Search Report and Written Opinion for PCT Application No. PCT/US2008/065788, mailed Sep. 30, 2008.
International Search Report for Application No. PCT/US2009/067386 dated Jul. 1, 2010.
International Search Report for Application No. PCT/US2010/039639 dated Jan. 26, 2011.
International Search Report for Application No. PCT/US2010/055472 dated Jul. 27, 2011.
International Search Report for PCT Application No. PCT/US2008/065793, mailed Dec. 22, 2008.
International Search Report mailed Mar. 23, 2009, International Application No. PCT/US2008/74450.
Japanese Office Action for Application No. 2010-550853 dated Sep. 18, 2013.
Notice of Allowability, mailed Oct. 19, 2006, U.S. Appl. No. 11/090,969.
Notice of Allowance mailed Dec. 17, 2009, U.S. Appl. No. 11/016,558.
Notice of Allowance mailed Feb. 27, 2009, U.S. Appl. No. 11/744,153.
Notice of Allowance, mailed Feb. 12, 2007, U.S. Appl. No. 11/097,829.
Notice of Appeal filed Sep. 16, 2010 in response to Mar. 18, 2010 Office Action, U.S. Appl. No. 11/744,142.
Notice to File Corrected Papers, mailed Mar. 30, 2007, U.S. Appl. No. 11/097,829.
Office Action (Restriction) mailed Jan. 21, 2010, U.S. Appl. No. 12/046,651.
Office Action (Restriction) mailed Oct. 7, 2009, U.S. Appl. No. 11/849,162.
Office Action (Restriction) mailed Oct. 7, 2009, U.S. Appl. No. 12/143,157.
Office Action (Restriction) mailed Dec. 28, 2010, U.S. Appl. No. 12/403,175.
Office Action (Restriction) mailed Feb. 4, 2010, U.S. Appl. No. 12/251,624.
Office Action (Restriction) mailed Apr. 20, 2009, U.S. Appl. No. 11/744,142.
Office Action (Restriction) mailed May 24, 2010, U.S. Appl. No. 12/124,097.
Office Action (Restriction) mailed Jun. 24, 2009, U.S. Appl. No. 11/849,162.
Office Action mailed Jan. 27, 2009, U.S. Appl. No. 11/849,162.
Office Action mailed Oct. 14, 2010, U.S. Appl. No. 12/124,097.
Office Action mailed Dec. 15, 2008, U.S. Appl. No. 11/016,558.
Office Action mailed Dec. 22, 2006, U.S. Appl. No. 11/016,558.
Office Action mailed Dec. 30, 2009, U.S. Appl. No. 12/143,157.
Office Action mailed Dec. 31, 2007, U.S. Appl. No. 11/744,153.
Office Action mailed Feb. 7, 2006, U.S. Appl. No. 11/097,829.
Office Action mailed 217106, U.S. Appl. No. 11/097,829.
Office Action mailed Mar. 1, 2011, U.S. Appl. No. 12/143,157.
Office Action mailed Mar. 19, 2008, EP Application No. 05736129.7.
Office Action mailed Mar. 27, 2008, U.S. Appl. No. 11/016,558.
Office Action mailed Jun. 9, 2010, U.S. Appl. No. 12/251,624.
Office Action mailed Jul. 15, 2009, U.S. Appl. No. 11/016,558.
Office Action mailed Jul. 21, 2010, U.S. Appl. No. 11/849,162.
Taiwanese Office Action for Application No. 098108067 dated Dec. 25, 2013.
Chinese Office Action for Application No. 200980149285.2 dated Feb. 28, 2014.
International Search Report and Written Opinion, PCT/US08/09207, dated Jan. 16, 2009.
International Search Report and Written Opnion, PCT/US2007/021552 dated May 29, 2008.
International Search Report, PCT/US2009/003643, dated Aug. 28, 2009.
Japanese Office Action for Application No. 2011540873 dated Jan. 22, 2014.
Amendment filed Mar. 1, 2010, U.S. Appl. No. 12/142,589, in response to Office Action mailed Dec. 1, 2009.
International Preliminary Report on Patentability for Application PCT/US2008/067541 mailed Jan. 7, 2010.
International Search Report for PCT Application No. PCT/US2008/067541 mailed Oct. 27, 2008.
Japanese Office Action for Application No. 2012-517680 dated Jul. 25, 2014.
Office Action mailed Dec. 1, 2009, U.S. Appl. No. 12/142,589, titled “Wafer level surface passivation of stackable integrated circuit chips”.
Chinese Office Action for Application No. 201080035256.6 dated Jul. 17, 2014.
Taiwanese Office Action for Application No. 098119939 dated Aug. 29, 2014.
Chinese Office Action for Application No. 201180031606.6 dated Dec. 11, 2014.
Taiwanese Office Action for Application No. 099136720 dated May 18, 2015.
Japanese Office Action for Application No. 2012-517680 dated Jun. 1, 2015.
Related Publications (1)
Number Date Country
20130099392 A1 Apr 2013 US
Provisional Applications (1)
Number Date Country
61035989 Mar 2008 US
Continuations (1)
Number Date Country
Parent 12403175 Mar 2009 US
Child 13456126 US