The present invention relates to a semiconductor manufacturing process and more particularly to a method and system for fabricating semiconductor chips in a three-dimensional array on a printed circuit board.
Semiconductor chips are typically connected to a printed circuit board that in turn interconnects the chip into the rest of circuitry with which the chip will operate including other chips on the printed circuit board. In the past the chips were spread out across the printed circuit board on their large flat sides in a simple two-dimensional array. Over the years the trend in the computer industry has been towards more densely packed printed circuit boards. Among the causes for this are the increasing demand for larger random access computer memories, demand for faster computers, demand for more compact computers and a push to decrease costs of printed circuit boards by increasing the circuit density on the printed circuit board. In the mid to late 1980's the industry switched over from a technology that attached computer chips to a printed circuit board through holes in the printed circuit board to one that used a surface mounting technology. With the advent of surface mount technology, conventional through-holes on printed circuit boards have been replaced with conductive mounting pads on the surface of the printed circuit board. This allows for multiple layered circuit boards with a complex network of interconnect lines running between the layers of the board. In turn this has allowed for the increase in the density of chips on a printed circuit board which not only decreases the size of the board but increases the operating speed of the computer by reducing the distance signals have to travel between chips on the board.
The move to surface mount technology has consequently resulted in the practice of positioning the chips on the printed circuit board in a variety of configurations to increase chip density on the circuit board and thereby decrease the distance between the chips to speed up operation of the overall system. Generally, conventional configurations stack the chips on one another to increase density. The practice of stacking the chips on one another is particularly adaptable to memory chips given the redundancies in their circuits. Up until the present, in order for the chips to be stacked on one another to increase chip density and achieve a three-dimensional array on the circuit board, computer makers had to send the chips to a third party manufacturer that specialized in the technique of permanently bonding chips in a stacked fashion. Stacking the chips generally consisted of soldering them together. This in turn created a variety of problems including time delays inherent in having to rely on an outside manufacturing facility and potential damage to the chip as a result of directly soldering the chips together.
Recent developments, in particular those of the applicant of the present invention have resulted in new and much more efficient means for stacking chips on a printed circuit board in a three dimensional array. These developments are described in detail in copending patent applications owned by the applicant herein, they being: U.S. patent application for a “Circuit Board Assembly Having A Three Dimensional Array of Integrated Circuit Packages” U.S. patent application Ser. No. 09/285,354 filed Apr. 4, 1999, now U.S. Pat. No. 6,313,998, and U.S. patent application for a “Electronic Module Having a Three Dimensional Array of Carrier-Mounted Integrated Circuit Packages” U.S. patent application Ser. No. 09/524,324 filed Mar. 3, 2000, now U.S. Pat. No. 6,487,078. Both of these applications are incorporated herein by reference and made part hereof as if set forth herein at length. The two referenced applications describe a unique electronic module that in effect provides a platform that is placed over a chip on a circuit board and connects to contact pads on the circuit board that the platform shares with the chip underneath it.
However, in order to maximize the advantages of the electronic chip carrying modules described in the two above mentioned copending applications what is needed is a manufacturing process and apparatus which will automate and optimize their installation. Additionally, it should be a manufacturing process and apparatus that can be used in house by a computer or circuit board manufacturer without the need to use the services of a third party manufacturer.
It is an object of the present invention to provide an efficient and cost effective manufacturing process and apparatus that utilize new developments that allow the placing chips in a three dimensional array on a printed circuit board. It is a further object of the present invention to provide an apparatus and method that can be utilized with current methods and semiconductor manufacturing machines used in the assembly of printed circuit boards.
These and other objects are achieved by providing a method for populating a circuit board with a three dimensional array of semiconductor chips with the following steps: a) verifying electrical contacts on a plurality of chip carriers are properly aligned for an assembly process; b) preparing a chip receiving side of said chip carriers to receive a chip and passive components; c) preparing a circuit board for a chip assembly process; d) populating said circuit board with a first layer of chips and passive components said chips and passive components being positioned to make contact with preselected predetermined electrical contact points; e) positioning said chip carriers over said first layer of chips so that said chip carriers make contact with pre-selected electrical contact points on said circuit board; f) placing on each of said chip carriers a semiconductor chip with passive components; and g) interconnecting in a permanent fashion said chips, passive components and chip carriers to said circuit board.
In another aspect of the invention it provides a system for populating a circuit board with a three dimensional array of semiconductor chips comprising: a) a plurality of chip carriers attachable to a circuit board with space for a chip to be positioned directly on the circuit board beneath of each chip carrier as well as for positioning a chip on top of the chip carrier to thereby create a three dimensional array of chips on the circuit board; b) a pallet for holding and moving a plurality of chip carriers during a circuit board assembly process, the pallet having a matrix of chambers in a frame like form with the chambers being open at least at a top side of the pallet each chamber being formed to hold a chip carrier during the circuit board assembly process, the chip carriers being positioned in each of the chambers of the pallet with a top, chip receiving side, of the chip carrier facing out from the top of the pallet to thereby make the top side of the chip carrier accessible during the circuit board assembly process; and c) a mechanism to move and position the pallet during the assembly process so that the plurality of chip carriers held by the pallet can be prepared to receive a chip during the assembly process and easily accessed, removed from the pallet and positioned on the circuit board over chips positioned directly on the circuit board with chips positioned on each chip carrier to thereby create a three dimensional array of chips on the circuit board.
In still another aspect of the invention it provides an apparatus for positioning and securely but detachably holding a chip module during a semiconductor fabrication process comprising: a) a pallet for holding chip modules the pallet having a two dimensional matrix of chambers, the chambers being open at a first and second opposing parallel sides of the pallet, the chambers having at a base adjacent to the opening on the second side of the pallet a flange around the inside of the chamber to allow the chamber to retain a chip module of approximately the same dimensions as the chamber when the first side of the pallet faces up; b) a print fixture pedestal with a two dimensional matrix of raised portions that match the matrix of the chambers of the pallet such that the raised portions are sized such that the raised portions fit on a one for one basis into the chambers of the pallet from the second side of the pallet; and c) wherein when the chambers are filled with chip modules and a the print fixture pedestal is joined with the pallet at the pallets second side the raised portions elevate chip modules located in the chambers to a work position from which they can be worked on from the first side of the pallet.
The invention will be better understood by an examination of the following description, together with the accompanying drawings, in which:
The method of the preferred embodiment of the present invention uses a three step fabrication process that automates the surface mounting on a printed circuit board of the chip carriers similar to those depicted as 21A and 21B in
The preferred embodiment of the present invention uses two new devices to aid in the movement and stenciling of a large number of chip carriers at one time. During the fabrication process the chip carriers 21 are held by a chip carrier pallet 23 as depicted in
Each chamber 25 in the preferred embodiment has four abutments 27 around the top outside edge as depicted in
The second new device is the print fixture pedestal 31 shown in a raised perspective view in
Print fixture pedestal 31 is designed to fit like a glove into the bottom of pallet 23 and raise and secure the chip carriers 21 in the chambers 25 of pallet 23. When print fixture pedestal 31 is joined with pallet 23 (
The preferred embodiment of the present invention uses an automated stencil printer for the stenciling process. As depicted in
Once the stenciling process has been completed pallet 23 is disengaged from print fixture pedestal 31 and the pallet 23 with stenciled chip carriers 21 is moved onto the next stage, the circuit board assembly process as depicted in
The third and final step is a single reflow process during which the circuit board 65 with components attached is passed through an oven 87 to permanently attach the components to the board by melting the solder previously placed on the board and chip carriers.
While the invention has been particularly shown and described with reference to a preferred embodiment thereof, it will be understood by those skilled in the art that various changes in form and detail may be made to it without departing from the spirit and scope of the invention.
This application is a divisional application of U.S. patent application Ser. No. 10/098,269, filed Mar. 14, 2002, which issued as U.S. Pat. No. 7,103,970, and which claims benefit of U.S. provisional application No. 60/275,843, filed Mar. 14, 2001, the contents of which are herein incorporated by reference.
Number | Name | Date | Kind |
---|---|---|---|
3239719 | Shower | Mar 1966 | A |
3665256 | Goun et al. | May 1972 | A |
3737986 | Cranston | Jun 1973 | A |
3777221 | Tatusko et al. | Dec 1973 | A |
4038488 | Lin | Jul 1977 | A |
4245877 | Auriana | Jan 1981 | A |
4288841 | Gogal | Sep 1981 | A |
4322778 | Barbour et al. | Mar 1982 | A |
4398235 | Lutz et al. | Aug 1983 | A |
4437235 | McIver | Mar 1984 | A |
4549200 | Ecker et al. | Oct 1985 | A |
4616655 | Weinberg et al. | Oct 1986 | A |
4632293 | Feinstein | Dec 1986 | A |
4763188 | Johnson | Aug 1988 | A |
4802062 | Blum et al. | Jan 1989 | A |
4982265 | Watanabe et al. | Jan 1991 | A |
5061990 | Arakawa et al. | Oct 1991 | A |
5107586 | Eichelberger et al. | Apr 1992 | A |
5128831 | Fox, III et al. | Jul 1992 | A |
5130894 | Miller | Jul 1992 | A |
5191404 | Wu et al. | Mar 1993 | A |
5239198 | Lin et al. | Aug 1993 | A |
5239447 | Cotues et al. | Aug 1993 | A |
5241456 | Marcinkiewicz et al. | Aug 1993 | A |
5262594 | Edwin et al. | Nov 1993 | A |
5285352 | Pastore et al. | Feb 1994 | A |
5299094 | Nishino et al. | Mar 1994 | A |
5311401 | Gates, Jr. et al. | May 1994 | A |
5311407 | Lumbard | May 1994 | A |
5313366 | Gaudenzi et al. | May 1994 | A |
5316787 | Frankeny et al. | May 1994 | A |
5377077 | Burns | Dec 1994 | A |
5394300 | Yoshimura | Feb 1995 | A |
5400904 | Maston, III et al. | Mar 1995 | A |
5412538 | Kikinis et al. | May 1995 | A |
5418688 | Hertz et al. | May 1995 | A |
5450283 | Lin et al. | Sep 1995 | A |
5479318 | Burns | Dec 1995 | A |
5492223 | Boardman et al. | Feb 1996 | A |
5498906 | Roane et al. | Mar 1996 | A |
5514907 | Moshayedi | May 1996 | A |
5570274 | Saito et al. | Oct 1996 | A |
5579207 | Hayden et al. | Nov 1996 | A |
5656856 | Kweon | Aug 1997 | A |
5677569 | Choi et al. | Oct 1997 | A |
5701233 | Carson et al. | Dec 1997 | A |
5739581 | Chillara et al. | Apr 1998 | A |
5742097 | Matsunaga et al. | Apr 1998 | A |
5744827 | Jeong et al. | Apr 1998 | A |
5744862 | Ishii | Apr 1998 | A |
5754408 | Derouiche | May 1998 | A |
5757079 | McAllister et al. | May 1998 | A |
5783870 | Mostafazadeh et al. | Jul 1998 | A |
5790378 | Chillara | Aug 1998 | A |
5810170 | Alvite | Sep 1998 | A |
5810609 | Faraci et al. | Sep 1998 | A |
5869353 | Levy et al. | Feb 1999 | A |
5869356 | Fuller, Jr. et al. | Feb 1999 | A |
5910885 | Praino | Jun 1999 | A |
5982633 | Jeansonne | Nov 1999 | A |
6014316 | Eide | Jan 2000 | A |
6028352 | Eide | Feb 2000 | A |
6038132 | Tokunaga et al. | Mar 2000 | A |
6049972 | Link et al. | Apr 2000 | A |
6072122 | Hosoya | Jun 2000 | A |
6081429 | Barrett | Jun 2000 | A |
6084293 | Ohuchi | Jul 2000 | A |
6084780 | Happoya | Jul 2000 | A |
6093249 | Curtin | Jul 2000 | A |
6101100 | Londa | Aug 2000 | A |
6107683 | Castro et al. | Aug 2000 | A |
RE36916 | Moshayedi | Oct 2000 | E |
6160718 | Vakilian | Dec 2000 | A |
6214640 | Fosberry et al. | Apr 2001 | B1 |
6222739 | Bhakta et al. | Apr 2001 | B1 |
6262488 | Masayuki et al. | Jul 2001 | B1 |
6291259 | Chun | Sep 2001 | B1 |
6313522 | Akram et al. | Nov 2001 | B1 |
6313524 | Pueschner et al. | Nov 2001 | B1 |
6320757 | Liu | Nov 2001 | B1 |
6363846 | Murakami | Apr 2002 | B1 |
6388335 | Lam | May 2002 | B1 |
6404043 | Isaak | Jun 2002 | B1 |
6428650 | Chung | Aug 2002 | B1 |
6445591 | Kwong | Sep 2002 | B1 |
6462284 | Hashimoto | Oct 2002 | B1 |
6469376 | Vaiyapuri | Oct 2002 | B2 |
6472735 | Isaak | Oct 2002 | B2 |
6559539 | Tu et al. | May 2003 | B2 |
6566746 | Isaak et al. | May 2003 | B2 |
6566760 | Kawamura et al. | May 2003 | B1 |
6574858 | Hembree | Jun 2003 | B1 |
6614110 | Pace | Sep 2003 | B1 |
6618267 | Dalal et al. | Sep 2003 | B1 |
6627984 | Bruce et al. | Sep 2003 | B2 |
6628527 | Muramatsu et al. | Sep 2003 | B2 |
6660562 | Lee | Dec 2003 | B2 |
6665194 | Patel et al. | Dec 2003 | B1 |
6683377 | Shim et al. | Jan 2004 | B1 |
6777798 | Fukumoto et al. | Aug 2004 | B2 |
6828666 | Herrell et al. | Dec 2004 | B1 |
6924556 | Cha | Aug 2005 | B2 |
7032304 | Gieskes | Apr 2006 | B2 |
7103970 | Kledzik | Sep 2006 | B2 |
20020088355 | Comulada, Jr. et al. | Jul 2002 | A1 |
20030122240 | Lin et al. | Jul 2003 | A1 |
20030137808 | Kledzik et al. | Jul 2003 | A1 |
20030168725 | Warner et al. | Sep 2003 | A1 |
20030201526 | Bolken et al. | Oct 2003 | A1 |
20060107524 | Engle et al. | May 2006 | A1 |
Number | Date | Country |
---|---|---|
198 45 316 | Dec 1999 | DE |
100 29 259 | Dec 2001 | DE |
0 714 231 | May 1996 | EP |
08-051183 | Feb 1996 | JP |
09-245926 | Sep 1997 | JP |
10-074769 | Mar 1998 | JP |
2000031617 | Jan 2000 | JP |
2003-521806 | Jul 2003 | JP |
WO 0065652 | Nov 2000 | WO |
WO 00 65652 | Nov 2000 | WO |
WO 0068996 | Nov 2000 | WO |
WO 0148819 | Jul 2001 | WO |
WO 0169680 | Sep 2001 | WO |
Number | Date | Country | |
---|---|---|---|
20040194301 A1 | Oct 2004 | US |
Number | Date | Country | |
---|---|---|---|
60275843 | Mar 2001 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 10098269 | Mar 2002 | US |
Child | 10829895 | US |