Claims
- 1. A method of forming a warp-resistant integrated circuit package, comprising the steps of:(a) providing an integrated circuit package, said package having an integrated circuit die disposed within said package; (b) selecting a neutral thermodynamic axis to coincide with a plane approximately through the center of said die; (c) providing a first layer of material for said package, said first layer of material having a first coefficient of thermal expansion (CTE); (d) providing a second layer of material for said package, said second layer of material having a second CTE; wherein said first and second layers of material are disposed about said selected axis such that the thickness and orientation of said first and second layers are selected in relation to each other and to said other material layers comprising said package, and in relation to said related axis, such that the vectorial summation of all moments of each said layer about said axis is as close to zero as possible; and wherein the dimensions of each said layer is calculated using the equation: m≈(E)(h)(t)Δ(a)Δ(T) where m is the moment of the layer; E is the Young's modulus of elasticity of the layer material; h is the moment-arm distance of the center of the layer from the neutral thermodynamic axis; t is the layer thickness; Δ(a) is the difference in CTE between the layer and the material containing the neutral thermodynamic axis; and Δ(T) is the temperature difference between assembly bonding temperature and operation temperature.
Parent Case Info
This is a divisional of application Ser. No. 08/644,491, filed May 10, 1996, now Pat. No. 5,864,175 which is a divisional of Ser. No. 08/280,968, filed Jul. 27, 1994, U.S. Pat. No. 5,581,121 which is a divisional of application Ser. No. 08/037,830, filed Mar. 29, 1993, U.S. Pat. No. 5,369,056.—This application incorporates by reference the entire text of the Ser. No. 08/644,491 application, as amended.
US Referenced Citations (65)
Foreign Referenced Citations (9)
Number |
Date |
Country |
57-31166 |
Feb 1982 |
JP |
58-96756 |
Jun 1983 |
JP |
58-112348 |
Jul 1983 |
JP |
61-163652 |
Jan 1985 |
JP |
60-180150 |
Sep 1985 |
JP |
63-153849 |
Jun 1988 |
JP |
63-53959 |
Aug 1988 |
JP |
3-125440 |
May 1991 |
JP |
4-207061 |
Jul 1992 |
JP |
Non-Patent Literature Citations (1)
Entry |
Catalog of Dense-Pac Microsystems, Inc. describing two products: DPS512X16A3 Ceramic 512K X 16 CMOS SRAM MODULE and DPS512X16AA3 High Speed Ceramic 512K X 16 CMOS SRAM MODULE, pp. 865-870, No Date. |