This invention relates generally to integrated circuits, and more particularly to the structure and formation methods of bond pad structures of integrated circuits.
Integrated circuit (IC) chips are often electrically connected by wires (e.g., gold or aluminum wires) to a package substrate in a packaging assembly to provide external signal exchange. Such wires are typically wire bonded to bond pads formed on an IC chip using thermal compression and/or ultrasonic vibration. A wire bonding process exerts thermal and mechanical stresses on a bond pad and on the underlying layers and structure below the bond pad. The bond pad structure needs to be able to sustain these stresses to ensure a good bonding of the wire.
Prior bond pad structures were fabricated from the bottom layer to the top layers, which did not allow metal wiring circuitry and semiconductor devices to pass under, or be located below, the bond pad structure.
In conventional integrated circuit structures such as the one shown in
However, as the dielectric constant (k) decreases, as a general rule, the strength of the dielectric material decreases. Hence, many low-k dielectric materials are highly susceptible to cracking or lack the strength needed to withstand some mechanical processes (e.g., wire bonding, CMP). Thus, a need exists for a bond pad structure that can sustain and better disperse the stresses exerted on it by a wire bonding process, that is compatible with the use of low-k dielectric materials for inter-metal dielectric layers, and that will also allow circuitry and devices to be formed under the bond pad.
In accordance with one aspect of the present invention, an integrated circuit structure includes a conductive bond pad, a first dielectric layer underlying the bond pad, an Mtop plate located in the first dielectric layer and underlying the bond pad wherein the Mtop plate is a solid conductive plate and is electrically coupled to the bond pad, a first passivation layer over the first dielectric layer wherein the first passivation layer has at least a portion under a middle portion of the bond pad, and at least part of an active circuit located under the bond pad.
In accordance with another aspect of the present invention, an integrated circuit structure includes a conductive bond pad, a first dielectric layer underlying the bond pad, an Mtop plate located in the first dielectric layer and underlying the bond pad wherein the Mtop plate is a solid conductive plate and is electrically coupled to the bond pad, and a first passivation layer over the first dielectric layer wherein the first passivation layer has at least a portion under a middle portion of the bond pad. The bond structure further includes a second dielectric layer underlying the first dielectric layer, and an Mtop-1 plate located under the Mtop plate and in the second dielectric layer. The Mtop-1 plate is preferably a solid conductive plate. The bond pad structure further includes a low-k dielectric layer located under the bond pad. At least part of an active circuit is located under the bond pad.
In accordance with yet another aspect of the present invention, a semiconductor chip includes a first bond pad structure. The first bond pad structure includes a conductive bond pad, a first dielectric layer underlying the bond pad, an Mtop plate located in the first dielectric layer and underlying the bond pad wherein the Mtop plate is a solid conductive plate and is electrically coupled to the bond pad, and a first passivation layer over the first dielectric layer wherein the first passivation layer has at least a portion under a middle portion of the bond pad. The semiconductor chip further includes a low-k dielectric layer located under the bond pad of the first bond pad structure, and a second bond pad structure comprising a second conductive bond pad. Preferably, at least part of an active circuit is located under the first bond pad structure, and no active circuit is located under the second bond pad structure.
With the metal plate and passivation pad protecting underlying structures and circuits, active circuits can be formed under bond pads.
For a more complete understanding of the present invention, and the advantages thereof, reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:
The making and using of the presently preferred embodiments are discussed in detail below. It should be appreciated, however, that the present invention provides many applicable inventive concepts that can be embodied in a wide variety of specific contexts. The specific embodiments discussed are merely illustrative of specific ways to make and use the invention, and do not limit the scope of the invention.
Generally, an embodiment of the present invention provides an improved bond pad structure for an integrated circuit chip. An embodiment of the present invention is preferably designed so that at least part of the integrated circuits or active circuits formed in a chip may be located under at least some of the bond pad structures. This is advantageous to maximize the real estate of a chip and/or to reduce chip size. Several embodiments of the present invention will be described herein, which may be used in the context of wire bonding or solder ball/bump grid arrays, for example. However, any embodiment of the present invention also may be applied in other contexts.
Referring to
Mtop plate 24 is electrically coupled to bond pad 22. In the preferred embodiment, bond pad 22 is formed over Mtop plate 24. The electrical connection is made through vias 23 in a first passivation layer 34. Vias 23 are preferably filled with a same material as bond pad 22. In other embodiments (not shown), there may be one or more layers intervening between bond pad 22 and Mtop plate 24. The connection between bond pad 22 and Mtop plate 24 may take various forms. In the preferred embodiment, individual vias 23 are formed, preferably arranged as an array. A portion 35 of the first passivation layer 34, which is under a middle portion of the bond pad 22, is thus physically connected to the rest of the portions not underlying the bond pad 22. In alternative embodiments, vias 23 are formed as slots, and the central portion 35 is disconnected from the remaining portions of the first passivation layer 34.
Referring again to
Mtop plate 24 and Mtop-1 plate 26 preferably comprise copper. Alternatively, Mtop plate 24 and Mtop-1 plate 26 may comprise any of a wide variety of suitable conductive materials, such as aluminum, gold, silver, nickel, copper, tungsten, titanium, tantalum, compounds thereof, alloys thereof, multiple layers thereof, composites thereof, and combinations thereof. In the preferred embodiment, dielectric layer 44 has a dielectric constant value (k value) of greater than about 3.0, and preferably comprises undoped silicate glass (USG). A high k value helps improve mechanical strength and prevent moisture penetration. Dielectric layer 46 and dielectric layers underlying layer 46 are preferably low-k dielectric layers having k values less than about 3.0, more preferably less than about 2.5 (extreme low-k). In other embodiments, dielectric layers 44 and 46 are both formed of dielectric materials with k values greater than about 3.0, and are preferably formed of USG, while dielectric layers underlying dielectric layer 46 are low-k dielectric layers or extreme low-k dielectric layers.
A first passivation layer 34 is formed over the top metallization layer in which Mtop plate 24 is formed. Passivation layer 34 preferably comprises dielectric materials such as oxide or SiN formed using plasma enhanced chemical vapor deposition (PECVD).
A second passivation layer 36, which preferably comprises a same material as the passivation layer 34, although different materials can be used, is formed over the first passivation layer 34. Second passivation layer 36 has at least a portion over the bond pad 22, and thus provides a bonding force preventing the bond pad 22 from peeling from the passivation layer 34.
An interconnect structure 50, which includes one or more inter-metal dielectric (IMD) layers 52, is located under the Mtop-1 plate 26. Such IMD layer(s) 52 typically include conducting lines, vias, and/or wires (not shown for simplicity) for the symbolically shown active circuits 56, which have at least a portion under the bond pad 22. Active circuits 56 are typically formed on and/or in a semiconductor substrate 60 (e.g., silicon, strained silicon, germanium, SOI, etc.). Active circuits 56 may include any of a wide variety of electrical or electronic devices, such as memory cells, logic devices, transistors, diodes, resistors, capacitors, inductors, and combinations thereof. Interconnect structure 50 may include one or more layers of low-k dielectric material(s), for example, IMD layers 52. Generally, as the dielectric constant (k) decreases for a low-k dielectric material, the structural strength of the material decreases as well. Yet, it is generally desired to use low-k dielectric materials in interconnect structure 50 that have lowest possible dielectric constant to reduce RC delay and parasitic capacitances. Preferred materials for the low-k dielectric layer(s) in the interconnect structure 50 include (but are not limited to): a dielectric material with a dielectric constant (k) less than 3.0, a dielectric material with a dielectric constant (k) less than 2.5, a low-k dielectric material including Si, C, N, and O, a porous low-k dielectric material, and combinations thereof, for example.
The Mtop plate 24 preferably has a generally rectangular shape with notched corner regions 40, although it may have any other shape. Hence, the corner angles 41 at the corner regions 40 of the Mtop plate 24 are greater than 90 degrees. This shape may reduce stress concentrations at the corner regions 40 during a bonding process (e.g., wire bonding). In the preferred embodiment, a connection wire portion 42 extends from the Mtop plate 24 for providing an electrical connection with the Mtop plate 24. In other embodiments, the Mtop plate 24 may have more than one connection wire portion 42 extending therefrom. In yet other embodiments wherein vias 25 are formed, Mtop plate 24 has no connection wire portion 42 attached, and the electrical connection is made through vias 25 to Mtop-1 plate 26, from which an electrical connection is made.
The preferred embodiments of the present invention may include only one metal plate (such as Mtop plate 24), two metal plates (such as Mtop plate 24 and Mtop-1 plate 26 in
It should be appreciated by one skilled in the art that although the preferred embodiments discussed in the preceding paragraphs illustrate active devices 56 under the bond pad 22, under some other bond pads, for example, bond pad 82 in
In
A simulation has been performed to evaluate the bond pad structures formed using the preferred embodiments of the present invention. It has been found that metal plates under the bond pads may significantly reduce stresses and protect the underlying interconnect structures and active devices. Among metal plates having various shapes and profiles, such as solid metal plates, slotted metal plates and hollow metal plates, solid plates provide the most protection to the underlying structures. Simulation results have revealed that the interconnect structures and active devices under solid metal plates receive the lowest stress during bonding processes. However, metal plates having other shapes and profiles also provide certain levels of protection, all the combinations of solid pads, slotted pads and hollow pads are in the scope of the present invention.
The combination of the solid Mtop plate 24 and the solid Mtop-1 plate 26 in the bond pad structure 20 (refer to
Further simulation results have also revealed that the bond-on-passivation structure, wherein a passivation pad 35 is formed under bond pad 22 (refer to
The preferred embodiments of the present invention provide protection to integrated circuits having low-k dielectric materials during a bonding process. The failure rate of integrated circuits caused by the bonding process is thus significantly reduced. Experiment results have shown that the failure rate of integrated circuits having a solid Mtop plate 24, a solid Mtop-1 plate 26 and a bond-on-passivation structure (with passivation portion 35 in
Although the present invention and its advantages have been described in detail, it should be understood that various changes, substitutions and alterations can be made herein without departing from the spirit and scope of the invention as defined by the appended claims. Moreover, the scope of the present application is not intended to be limited to the particular embodiments of the process, machine, manufacture, and composition of matter, means, methods and steps described in the specification. As one of ordinary skill in the art will readily appreciate from the disclosure of the present invention, processes, machines, manufacture, compositions of matter, means, methods, or steps, presently existing or later to be developed, that perform substantially the same function or achieve substantially the same result as the corresponding embodiments described herein may be utilized according to the present invention. Accordingly, the appended claims are intended to include within their scope such processes, machines, manufacture, compositions of matter, means, methods, or steps.
This application claims priority to provisional patent application Ser. No. 60/778,725, filed Mar. 3, 2006, and entitled “Bond Pad Structure for Wire Bonding,” which application is incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
5923088 | Shiue et al. | Jul 1999 | A |
6043144 | Kuo | Mar 2000 | A |
6144100 | Shen et al. | Nov 2000 | A |
6232662 | Saran | May 2001 | B1 |
6306749 | Lin | Oct 2001 | B1 |
6313537 | Lee et al. | Nov 2001 | B1 |
6528881 | Tsuboi | Mar 2003 | B1 |
6560862 | Chen et al. | May 2003 | B1 |
6614091 | Downey et al. | Sep 2003 | B1 |
6734093 | Sabin et al. | May 2004 | B1 |
6756671 | Lee et al. | Jun 2004 | B2 |
6822329 | Varrot et al. | Nov 2004 | B2 |
6846717 | Downey et al. | Jan 2005 | B2 |
6864583 | Matsunaga et al. | Mar 2005 | B2 |
6900541 | Wang et al. | May 2005 | B1 |
6913946 | Lin | Jul 2005 | B2 |
7038280 | Righter | May 2006 | B2 |
7115985 | Antol et al. | Oct 2006 | B2 |
7157734 | Tsao et al. | Jan 2007 | B2 |
7211902 | Yamaha | May 2007 | B2 |
7232705 | Righter | Jun 2007 | B2 |
7250679 | Otsuka | Jul 2007 | B2 |
7253531 | Huang et al. | Aug 2007 | B1 |
7276797 | Fan et al. | Oct 2007 | B2 |
7323406 | Lim et al. | Jan 2008 | B2 |
7345898 | Park et al. | Mar 2008 | B2 |
7420283 | Ito | Sep 2008 | B2 |
7425767 | Lin | Sep 2008 | B2 |
7521812 | Lee et al. | Apr 2009 | B2 |
20020111009 | Huang et al. | Aug 2002 | A1 |
20030030153 | Perry | Feb 2003 | A1 |
20030047794 | Watanabe | Mar 2003 | A1 |
20030127716 | Chou et al. | Jul 2003 | A1 |
20030218259 | Chesire et al. | Nov 2003 | A1 |
20040155352 | Ma | Aug 2004 | A1 |
20040248359 | Hieda | Dec 2004 | A1 |
20050116345 | Murtuza | Jun 2005 | A1 |
20050258549 | Mathew | Nov 2005 | A1 |
20060065969 | Antol et al. | Mar 2006 | A1 |
20060071350 | Fan et al. | Apr 2006 | A1 |
20060091566 | Yang et al. | May 2006 | A1 |
20060154469 | Hess et al. | Jul 2006 | A1 |
20060154470 | Pozder et al. | Jul 2006 | A1 |
20060180946 | Chen | Aug 2006 | A1 |
20060189125 | Kata et al. | Aug 2006 | A1 |
20070018331 | Chen | Jan 2007 | A1 |
Number | Date | Country | |
---|---|---|---|
20070205508 A1 | Sep 2007 | US |
Number | Date | Country | |
---|---|---|---|
60778725 | Mar 2006 | US |