This application claims the priority benefit of Taiwan application Ser. No. 97125137, filed Jul. 3, 2008. The entirety of the above-mentioned patent application is hereby incorporated by reference herein and made a part of this specification.
1. Field of the Invention
The present invention generally relates to a circuit substrate and a method of fabricating the same, in particular, to a circuit substrate in which a solder mask covering a surface thereof has at least one opening, with an upper diameter larger than a lower diameter, for exposing a bonding pad, and a method of fabricating the same.
2. Description of Related Art
Recently, with the increasingly high demand of the market on electronic products and the advanced processing technique, more and more 3C products emphasize portable convenience and popularization of the demand of the market, the conventional signal chip packaging technique cannot meet the increasingly new demand of the market, it has become a well-known product trend to design and manufacture products with characteristics of being light, thin, short, and small, an increased packaging density, and a low cost. Therefore, under the precondition of being light, thin, short, and small, various integrated circuits (ICs) with different functions are integrated by using various stacking packaging manners, so as to reduce the package volume and package thickness, which is a main stream for the research on the market of various packaging products. As for the current various packaging products under mass production, package on package (POP) and package in package (PIP) products are new products as the main stream of the research in response to the development trend.
However, as shown in
Accordingly, the present invention is directed to a circuit substrate and a method of fabricating the same, in which through changing a thickness of a solder mask and a shape of an opening in the solder mask, a pre-solder disposed in the opening is prevented from being spilled out off the opening during a reflow soldering process, so as to enhance the reliability for bonding the circuit substrate with another package.
The present invention provides a circuit substrate, suitable for being connected to at least one solder ball. The circuit substrate includes a substrate, at least one bonding pad, and a solder mask. The substrate has a surface. The bonding pad is disposed on the surface of the substrate for being connected to the solder ball. The solder mask covers the surface of the substrate and has an opening for exposing a portion of the bonding pad. The opening has a first end and a second end. As compared with the second end, the first end is much farther from the bonding pad, and a diameter of the first end is larger than that of the second end.
In an embodiment of the present invention, a thickness of the solder mask is larger than 30 μm.
In an embodiment of the present invention, a thickness of the solder mask falls between 50 μm and 150 μm.
In an embodiment of the present invention, a proportion of the diameter of the second end to that of the first end falls between 0.8 and 0.9.
In an embodiment of the present invention, the opening is a tapered opening.
In an embodiment of the present invention, the circuit substrate further includes: a pre-solder, disposed on the exposed bonding pad, in which the bonding pad is connected to the solder ball through the pre-solder.
In an embodiment of the present invention, the pre-solder is filled in the opening.
In an embodiment of the present invention, the substrate further comprises a first surface opposite to the surface and the circuit substrate further comprises a first solder mask which covers the first surface of the substrate wherein the thickness of the solder mask is different from the thickness of the first solder mask.
In an embodiment of the present invention, the thickness of the solder mask is larger than the thickness of the first solder mask.
In an embodiment of the present invention, the circuit substrate further comprises a plurality of first bonding pads disposed on a center portion of the surface of the substrate wherein the solder mask comprises a center opening which exposes the first bonding pads and a diameter of the center opening is larger than a diameter of the opening.
In an embodiment of the present invention, the circuit substrate further comprises a metal layer covering the first bonding pads.
In an embodiment of the present invention, the metal layer comprises a gold layer or a solder layer.
In an embodiment of the present invention, the solder mask is formed by stacking a plurality of solder masks together.
The present invention further provides a method of fabricating a circuit substrate, which includes the following steps. Firstly, a core layer, a first patterned circuit layer, and a second patterned circuit layer are provided. The first patterned circuit layer and the second patterned circuit layer are respectively disposed on a first surface and a second surface of the core layer, so as to be electrically connected to each other through a plurality of conductive through-holes penetrating the core layer, and the first patterned circuit layer has at least one bonding pad. Next, a solder mask is formed on the first patterned circuit layer. Finally, an opening is formed in the solder mask, for exposing a portion of the bonding pad, in which the opening includes a first end and a second end, the first end is much farther from the bonding pad as compared with the second end, and a diameter of the first end is larger than that of the second end.
In an embodiment of the present invention, a thickness of the solder mask is larger than 30 μm.
In an embodiment of the present invention, a thickness of the solder mask falls between 50 μm and 150 μm.
In an embodiment of the present invention, a proportion of the diameter of the second end to that of the first end falls between 0.8 and 0.9.
In an embodiment of the present invention, the opening is a tapered opening.
In an embodiment of the present invention, the solder mask is formed by stacking a plurality of solder masks together. Each solder mask has an opening, and a diameter of a second end of each opening is larger than that of a first end of the opening located under the second end.
In an embodiment of the present invention, the method of fabricating the circuit substrate further includes forming a pre-solder on the bonding pad exposed by the opening.
The present invention provides a chip package structure. The chip package structure includes a substrate, at least one bonding pad, a plurality of first bonding pads, a solder mask, and a chip. The substrate has a surface. The bonding pad is disposed on the surface of the substrate for being connected to the solder ball. The first bonding pads are disposed on a center portion of the surface of the substrate. The solder mask covers the surface of the substrate and has an opening for exposing a portion of the bonding pad and a center opening which exposes the first bonding pads. The opening has a first end and a second end. As compared with the second end, the first end is much farther from the bonding pad, and a diameter of the first end is larger than that of the second end.
In an embodiment of the present invention, the chip package structure further comprises an underfill layer which is filled between the chip and the substrate.
In an embodiment of the present invention, the chip package structure further comprises a plurality of bumps which is disposed between the chip and the substrate and electrically connects the chip and the first bonding pads.
In an embodiment of the present invention, the chip package structure further comprises a pre-solder, disposed on the exposed portion of the bonding pad and filled in the opening.
In an embodiment of the present invention, the chip package structure further comprises a first chip package structure which is disposed on the substrate and electrically connected to the pre-solder.
In an embodiment of the present invention, the chip package structure further comprises a molding compound which is disposed on the substrate and covers the chip.
In an embodiment of the present invention, the solder mask and the molding compound have at least one recess exposing the pre-solder.
In an embodiment of the present invention, the chip package structure further comprises a first chip package structure which is disposed on the substrate and electrically connected to the pre-solder.
In the circuit substrate and the method of fabricating the same according to the present invention, the thickness of the solder mask is mainly increased, and the opening with an upper diameter larger than a lower diameter for exposing the bonding pad is formed in the solder mask. Therefore, the diameter of the upper end of the opening is larger than that of the lower end, so that the pre-solder disposed in the opening is not spilled from the opening during the reflow soldering process, so as to enhance the reliability of bonding the circuit substrate with another package.
The accompanying drawings are included to provide a further understanding of the invention, and are incorporated in and constitute a part of this specification. The drawings illustrate embodiments of the invention and, together with the description, serve to explain the principles of the invention.
Reference will now be made in detail to the present embodiments of the invention, examples of which are illustrated in the accompanying drawings. Wherever possible, the same reference numbers are used in the drawings and the description to refer to the same or like parts.
Next, referring to
Then, referring to
After the above fabricating flows have been finished, referring to
Then, referring to
Next, referring to
Next, referring to
To sum up, in the circuit substrate and the method of fabricating the same according to the present invention, the thickness of the solder mask is mainly increased, and the opening with an upper diameter larger than a lower diameter for exposing the bonding pad is formed in the solder mask. In this manner, when the solder of the circuit substrate is bonded with the solder ball of another package during the reflow soldering process, the solder in the opening of the solder mask is prevented from being spilled out of the opening to result in a hollow phenomenon, thereby enhancing the reliability of bonding the circuit substrate with another package.
It will be apparent to those skilled in the art that various modifications and variations can be made to the structure of the present invention without departing from the scope or spirit of the invention. In view of the foregoing, it is intended that the present invention cover modifications and variations of this invention provided they fall within the scope of the following claims and their equivalents.
Number | Date | Country | Kind |
---|---|---|---|
97125137 A | Jul 2008 | TW | national |
Number | Name | Date | Kind |
---|---|---|---|
5128831 | Fox, III et al. | Jul 1992 | A |
5222014 | Lin | Jun 1993 | A |
5355580 | Tsukada | Oct 1994 | A |
5400948 | Sajja et al. | Mar 1995 | A |
5579207 | Hayden et al. | Nov 1996 | A |
5594275 | Kwon et al. | Jan 1997 | A |
5608265 | Kitano et al. | Mar 1997 | A |
5714800 | Thompson | Feb 1998 | A |
5726493 | Yamashita et al. | Mar 1998 | A |
5748452 | Londa | May 1998 | A |
5763939 | Yamashita | Jun 1998 | A |
5844315 | Melton et al. | Dec 1998 | A |
5861666 | Bellaar | Jan 1999 | A |
5883426 | Tokuno et al. | Mar 1999 | A |
5889655 | Barrow | Mar 1999 | A |
5892290 | Chakravorty et al. | Apr 1999 | A |
5973393 | Chia et al. | Oct 1999 | A |
5985695 | Freyman et al. | Nov 1999 | A |
6177724 | Sawai | Jan 2001 | B1 |
6194250 | Melton et al. | Feb 2001 | B1 |
6195268 | Eide | Feb 2001 | B1 |
6303997 | Lee | Oct 2001 | B1 |
6451624 | Farnworth et al. | Sep 2002 | B1 |
6489676 | Taniguchi et al. | Dec 2002 | B2 |
6501165 | Farnworth et al. | Dec 2002 | B1 |
6614104 | Farnworth et al. | Sep 2003 | B2 |
6740546 | Corisis et al. | May 2004 | B2 |
6740964 | Sasaki | May 2004 | B2 |
6787392 | Quah | Sep 2004 | B2 |
6798057 | Bolkin et al. | Sep 2004 | B2 |
6812066 | Taniguchi et al. | Nov 2004 | B2 |
6815254 | Mistry et al. | Nov 2004 | B2 |
6828665 | Pu et al. | Dec 2004 | B2 |
6847109 | Shim | Jan 2005 | B2 |
6861288 | Shim et al. | Mar 2005 | B2 |
6888255 | Murtuza et al. | May 2005 | B2 |
6924550 | Corisis et al. | Aug 2005 | B2 |
6936930 | Wang | Aug 2005 | B2 |
6974334 | Hung | Dec 2005 | B2 |
7002805 | Lee | Feb 2006 | B2 |
7015571 | Chang et al. | Mar 2006 | B2 |
7026709 | Tsai et al. | Apr 2006 | B2 |
7029953 | Sasaki | Apr 2006 | B2 |
7034386 | Kurita | Apr 2006 | B2 |
7049692 | Nishimura et al. | May 2006 | B2 |
7061079 | Weng et al. | Jun 2006 | B2 |
7071028 | Koike et al. | Jul 2006 | B2 |
7185426 | Hiner et al. | Mar 2007 | B1 |
7187068 | Suh et al. | Mar 2007 | B2 |
7242081 | Lee | Jul 2007 | B1 |
7262080 | Go et al. | Aug 2007 | B2 |
7279784 | Liu | Oct 2007 | B2 |
7279789 | Cheng | Oct 2007 | B2 |
7288835 | Yim et al. | Oct 2007 | B2 |
7309913 | Shim et al. | Dec 2007 | B2 |
7345361 | Mallik et al. | Mar 2008 | B2 |
7354800 | Carson | Apr 2008 | B2 |
7364945 | Shim et al. | Apr 2008 | B2 |
7364948 | Lai et al. | Apr 2008 | B2 |
7365427 | Lu et al. | Apr 2008 | B2 |
7372141 | Karnezos et al. | May 2008 | B2 |
7372151 | Fan et al. | May 2008 | B1 |
7408244 | Lee et al. | Aug 2008 | B2 |
7417329 | Chuang et al. | Aug 2008 | B2 |
7429786 | Karnezos et al. | Sep 2008 | B2 |
7429787 | Karnezos et al. | Sep 2008 | B2 |
7436055 | Hu | Oct 2008 | B2 |
7436074 | Pan et al. | Oct 2008 | B2 |
7473629 | Tai et al. | Jan 2009 | B2 |
7485970 | Hsu et al. | Feb 2009 | B2 |
7550832 | Weng et al. | Jun 2009 | B2 |
7550836 | Chou et al. | Jun 2009 | B2 |
7560818 | Tsai | Jul 2009 | B2 |
7586184 | Hung et al. | Sep 2009 | B2 |
7589408 | Weng et al. | Sep 2009 | B2 |
7633765 | Scanlan et al. | Dec 2009 | B1 |
7642133 | Wu et al. | Jan 2010 | B2 |
7671457 | Hiner et al. | Mar 2010 | B1 |
7719094 | Wu et al. | May 2010 | B2 |
7723839 | Yano et al. | May 2010 | B2 |
7737539 | Kwon et al. | Jun 2010 | B2 |
7737565 | Coffy | Jun 2010 | B2 |
7777351 | Berry et al. | Aug 2010 | B1 |
7838334 | Yu et al. | Nov 2010 | B2 |
20030129272 | Shen et al. | Jul 2003 | A1 |
20040106232 | Sakuyama et al. | Jun 2004 | A1 |
20040124515 | Tao et al. | Jul 2004 | A1 |
20040126927 | Lin et al. | Jul 2004 | A1 |
20040191955 | Joshi et al. | Sep 2004 | A1 |
20050054187 | Ding et al. | Mar 2005 | A1 |
20050117835 | Nguyen et al. | Jun 2005 | A1 |
20050121764 | Mallik | Jun 2005 | A1 |
20060035409 | Suh et al. | Feb 2006 | A1 |
20060170112 | Tanaka et al. | Aug 2006 | A1 |
20060220210 | Karnezos et al. | Oct 2006 | A1 |
20060240595 | Lee | Oct 2006 | A1 |
20060244117 | Karnezos et al. | Nov 2006 | A1 |
20070029668 | Lin et al. | Feb 2007 | A1 |
20070090508 | Lin et al. | Apr 2007 | A1 |
20070108583 | Shim et al. | May 2007 | A1 |
20070241453 | Ha et al. | Oct 2007 | A1 |
20070273049 | Khan et al. | Nov 2007 | A1 |
20070290376 | Zhao et al. | Dec 2007 | A1 |
20080017968 | Choi et al. | Jan 2008 | A1 |
20080073769 | Wu et al. | Mar 2008 | A1 |
20080116574 | Fan | May 2008 | A1 |
20080230887 | Sun et al. | Sep 2008 | A1 |
20100032821 | Pagaila et al. | Feb 2010 | A1 |
20100171205 | Chen et al. | Jul 2010 | A1 |
20100171206 | Chu et al. | Jul 2010 | A1 |
20100171207 | Shen et al. | Jul 2010 | A1 |
20110049704 | Sun et al. | Mar 2011 | A1 |
20110117700 | Weng et al. | May 2011 | A1 |
20110156251 | Chu et al. | Jun 2011 | A1 |
20110241193 | Ding et al. | Oct 2011 | A1 |
Number | Date | Country |
---|---|---|
07335783 | Dec 1995 | JP |
2000294720 | Oct 2000 | JP |
2002158312 | May 2002 | JP |
2002170906 | Jun 2002 | JP |
2004327855 | Nov 2004 | JP |
2009054686 | Mar 2009 | JP |
20020043435 | Jun 2002 | KR |
20030001963 | Jan 2003 | KR |
529155 | Apr 2003 | TW |
229927 | Mar 2005 | TW |
200611305 | Apr 2006 | TW |
Number | Date | Country | |
---|---|---|---|
20100000775 A1 | Jan 2010 | US |