Circuit substrate having a circuit pattern and method for making the same

Information

  • Patent Grant
  • 9474161
  • Patent Number
    9,474,161
  • Date Filed
    Thursday, November 5, 2015
    8 years ago
  • Date Issued
    Tuesday, October 18, 2016
    7 years ago
Abstract
A circuit substrate includes: an insulative substrate formed with a pattern of a recess, the recess being defined by a recess-defining wall that has a bottom wall surface and a surrounding wall surface extending upwardly from the bottom wall surface; a patterned metallic layer structure including at least a patterned active metal layer disposed within the recess, formed on the bottom wall surface of the recess-defining wall, and spaced apart from the surrounding wall surface of the recess-defining wall, the patterned active metal layer containing an active metal capable of initiating electroless plating; and a primary metal layer plated on the patterned metallic layer structure.
Description
FIELD OF INVENTION

The invention relates to a circuit substrate having a circuit pattern and a method for making the same, and more particularly to a circuit substrate having a circuit pattern formed in a recess in a substrate.


BACKGROUND

Conventionally, methods of forming a circuit substrate having a circuit pattern on an insulative substrate can be performed by insert molding the circuit pattern into the insulative substrate or by laminating the circuit pattern with the insulative substrate. However, the aforesaid conventional methods can undesirably increase the thickness of the circuit substrate. Moreover, when the circuit pattern is modified or changed, adjustment of manufacturing equipments in the processing steps of the conventional method is time consuming.


U.S. Pat. No. 4,865,873 discloses a method for making a circuit substrate having a circuit pattern on a substrate. The method includes forming an insulating layer on a substrate, forming a water-soluble layer on the insulating layer, forming a patterned hole extending through the water-soluble layer and the insulating layer by laser ablation, forming an active metal layer in the patterned hole and on the water-soluble layer, and simultaneously electroless depositing a primary metal layer on the active metal layer and dissolving the water-soluble layer in an aqueous plating solution. Since the active metal layer covers a hole wall of the patterned hole as well as the water-soluble layer, electroless plating of the primary metal layer takes place not only at the hole wall but also at the surface of the water-soluble layer, which is undesirable. Although the water-soluble layer will be gradually dissolved in the aqueous plating solution during electroless plating, it can have an adverse effect on electroless plating. In addition, the thickness of the circuit substrate thus formed is considerably increased.


SUMMARY

Therefore, an object of the present invention is to provide a circuit substrate that can overcome the aforesaid drawbacks associated with the prior art.


According to one aspect of the present invention, there is provided a circuit substrate that comprises: an insulative substrate having a top surface and formed with a pattern of a recess that is indented from the top surface, the recess being defined by a recess-defining wall that has a bottom wall surface and a surrounding wall surface extending upwardly from the bottom wall surface; a patterned metallic layer structure including at least a patterned active metal layer that is disposed within the recess, that is formed on the bottom wall surface of the recess-defining wall, and that is spaced apart from the surrounding wall surface of the recess-defining wall, the patterned active metal layer containing an active metal capable of initiating electroless plating, a pattern of the patterned active metal layer corresponding in shape to the pattern of the recess; and a primary metal layer plated on the patterned metallic layer structure.


According to another aspect of the present invention, there is provided a method for making a circuit substrate having a circuit pattern. The method comprises: (a) providing an insulative substrate having a top surface; (b) forming a pattern of a recess in the insulative substrate such that the recess is indented from the top surface, the recess being defined by a recess-defining wall having a bottom wall surface and a surrounding wall surface extending upwardly from the bottom wall surface; (c) forming a metallic layer structure on the recess-defining wall of the recess and the top surface of the insulative substrate, the metallic layer structure including at least one active metal layer containing an active metal capable of initiating electroless plating; (d) removing a portion of the metallic layer structure that is disposed along a peripheral edge of the bottom wall surface of the recess-defining wall so as to form the metallic layer structure into a first region which is disposed on the bottom wall surface, and a second region which is physically separated from the first region; and (e) plating a primary metal layer on the first region of the metallic layer structure.





BRIEF DESCRIPTION OF THE DRAWING(S)

In drawings which illustrate embodiments of the invention,



FIG. 1 is a perspective view illustrating a first step of a method for making the first preferred embodiment of a circuit substrate according to the present invention;



FIG. 2 is a perspective view illustrating a second step of the method for making the first preferred embodiment;



FIG. 3 is a schematic view taken along line III-III of FIG. 2;



FIG. 4 is a perspective view illustrating a third step of the method for making the first preferred embodiment;



FIG. 5 is a schematic view taken along line V-V of FIG. 4;



FIG. 6 is a schematic view illustrating a fourth step of the method for making the first preferred embodiment;



FIG. 7 is a schematic view illustrating a fifth step of the method for making the first preferred embodiment;



FIG. 8 is a perspective view illustrating a sixth step of the method for making the first preferred embodiment;



FIG. 9 is a schematic view taken along line IX-IX of FIG. 8;



FIG. 10 is a schematic view illustrating a first step of a method for making the second preferred embodiment of a circuit substrate according to the present invention;



FIG. 11 is a schematic view illustrating a second step of the method for making the second preferred embodiment;



FIG. 12 is a schematic view illustrating a third step of the method for making the second preferred embodiment;



FIG. 13 is a schematic view illustrating a fourth step of the method for making the second preferred embodiment;



FIG. 14 is a schematic view illustrating a fifth step of the method for making the second preferred embodiment;



FIG. 15 is a schematic view illustrating a first step of a method for making the third preferred embodiment of a circuit substrate according to the present invention;



FIG. 16 is a schematic view illustrating a second step of the method for making the third preferred embodiment;



FIG. 17 is a schematic view illustrating a third step of the method for making the third preferred embodiment;



FIG. 18 is a schematic view illustrating a fourth step of the method for making the third preferred embodiment; and



FIG. 19 is a schematic view illustrating a fifth step of the method for making the third preferred embodiment.





DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS

Before the present invention is described in greater detail with reference to the accompanying preferred embodiments, it should be noted herein that like elements are denoted by the same reference numerals throughout the disclosure.



FIGS. 8 and 9 illustrate the first preferred embodiment of a circuit substrate 100 according to the present invention. The circuit substrate 100 includes: an insulative substrate 2 having a top surface 21 and formed with a pattern of a recess 20 that is indented from the top surface 21, the recess 20 being defined by a recess-defining wall 20′ that has a bottom wall surface 201 and a surrounding wall surface 202 extending upwardly from the bottom wall surface 201; a patterned metallic layer structure 5 including at least one patterned active metal layer 3 disposed within the recess 20, formed on the bottom wall surface 201 of the recess-defining wall 20′, and spaced apart from the surrounding wall surface 202 of the recess-defining wall 20′ by a gap 203, a patterned active metal layer 3 containing an active metal capable of initiating electroless plating, the pattern of the patterned active metal layer 3 corresponding in shape to the pattern of the recess 20; and a primary metal layer 4 electroplated on the patterned metallic layer structure 5. The patterned metallic layer structure 5 and the primary metal layer 4 cooperatively form a circuit pattern 10 that corresponds in shape to the pattern of the recess 20. Preferably, the circuit pattern 10 has a top surface 101 substantially flush with or disposed slightly above the top surface 21 of the substrate 2.



FIGS. 1 to 9 illustrate consecutive steps of a method for making the circuit substrate 100 of the first preferred embodiment according to the present invention. The method includes the steps of: (a) providing an insulative substrate 2 having a top surface 21 (see FIG. 1); (b) forming a pattern of a recess 20 in the insulative substrate 2 such that the recess 20 is indented from the top surface 21 (see FIGS. 2 and 3); (c) forming a metallic layer structure 5′ on a recess-defining wall 20′ of the recess 20 and the top surface 21 of the insulative substrate 2, the metallic layer structure 5′ including at least one active metal layer 3′ containing an active metal capable of initiating electroless plating (see FIGS. 4 and 5); (d) removing a closed-loop portion of the metallic layer structure 5′ that is disposed along a peripheral edge of a bottom wall surface 201 of the recess-defining wall 20′ so as to form the metallic layer structure 5′ into a first region 51 which is disposed on the bottom wall surface 201, and a second region 52 which is physically separated from the first region 51 by a gap 203 (see FIG. 6), the first region 51 of the metallic layer structure 5′ defining the patterned metallic layer structure 5 of FIG. 9, the active metal layer 3′ of the first region 51 of the metallic layer structure 5′ defining the patterned active metal layer 3 of FIG. 9; (e) electroplating a primary metal layer 4 on the first region 51 of the metallic layer structure 5′ (see FIG. 7); and (f) removing the second region 52 of the metallic layer structure 5′ from the insulative substrate 2 by electrolysis (see FIGS. 8 and 9).


In this embodiment, the active metal of the active metal layer 3′ is a reduced active metal. The metallic layer structure 5′ is formed on the recess-defining wall 20′ of the recess 20 and the top surface 21 of the insulative substrate 2 in step (c) by immersing the insulative substrate 2 into an active metal solution containing a non-reduced active metal (not shown) so as to form a non-reduced metal layer containing the non-reduced active metal on the recess-defining wall 20′ of the recess 20 and the top surface 21 of the insulative substrate 2 and then reducing the non-reduced active metal of the non-reduced metal layer so as to form the active metal layer 3′ containing the reduced active metal on the recess-defining wall 20′ of the recess 20 and the top surface 21 of the insulative substrate 2. The primary metal layer 4 is plated on the first region 51 of the metallic layer structure 5′ by electroplating techniques.


In this invention, the non-reduced active metal of the non-reduced metal layer is in the form of active metal colloid particles or metal ions.


Preferably, the active metal is selected from the group consisting of palladium, rhodium, platinum, iridium, osmium, gold, nickel, iron, and combinations thereof.


Preferably, the active metal solution containing the non-reduced active metal is palladium salt solution or palladium-tin colloid solution.


Preferably, the primary metal layer 4 is made from a metal selected from the group consisting of copper, nickel, silver, and gold.


Preferably, the insulative substrate 2 is made from a material selected from the group consisting of polycarbonate, a combination of acryl resin and acrylonitrile butadiene styrene (ABS) resin, and a combination of polycarbonate and ABS resin.


Preferably, the recess 20 in the insulative substrate 2 is formed by laser or plasma ablation.


Preferably, the closed-loop portion of the metallic layer structure 5′ is removed by laser ablation.



FIG. 14 illustrates the second preferred embodiment of a circuit substrate 100 according to the present invention. The second preferred embodiment differs from the previous embodiment in that the active metal of the patterned active metal layer 3 is a non-reduced active metal, that the patterned metallic layer structure 5 further includes an intermediate metal layer 6 which is electroless plated on the patterned active metal layer 3 and which has a pattern corresponding to that of the active metal layer 3, and that the primary metal layer 4 is electroplated on the intermediate metal layer 6. The patterned metallic layer structure 5 and the primary metal layer 4 cooperatively form the circuit pattern 10.



FIGS. 10 to 14 illustrate consecutive steps of a method for making the circuit substrate 100 of the second preferred embodiment according to the present invention. The method includes the steps of: forming a pattern of a recess 20 in the insulative substrate 2 (see FIG. 10); forming a metallic layer structure 5′ on a recess-defining wall 20′ of the recess 20 and a top surface 21 of the insulative substrate 2 by immersing the insulative substrate 2 into an active metal solution containing a non-reduced active metal (not shown) so as to form an active metal layer 3′ containing the non-reduced active metal on the recess-defining wall 20′ of the recess 20 and the top surface 21 of the insulative substrate 2 (see FIG. 10) and then electroless plating an intermediate metal layer 6 on the active metal layer 3′ (see FIG. 11); removing a portion of the metallic layer structure 5′ that is disposed along a peripheral edge of a bottom wall surface 201 of the recess-defining wall 20′ so as to form the metallic layer structure 5′ into a first region 51′ which is disposed on the bottom wall surface 201, and a second region 52′ which is physically separated from the first region 51′ by a gap 203 (see FIG. 12), the first region 51′ of the metallic layer structure 5′ defining the patterned metallic layer structure 5 of FIG. 14, the active metal layer 3′ of the first region 51′ of the metallic layer structure 5′ defining the patterned active metal layer 3 of FIG. 14; (e) electroplating a primary metal layer 4 on the intermediate metal layer 6 of the first region 51′ of the metallic layer structure 5′ (see FIG. 13); and (f) removing the second region 52′ of the metallic layer structure 5′ from the insulative substrate 2 by electrolysis (see FIG. 14).



FIG. 19 illustrates the third preferred embodiment of a circuit substrate 100 according to the present invention. The third preferred embodiment differs from the first preferred embodiment in that the active metal of the patterned active metal layer 3 is a non-reduced active metal, that the primary metal layer 4 is electroless plated on the patterned active metal layer 3, and that a top metal layer 7 is formed on the primary metal layer 4. Although the way of making the third preferred embodiment is different from that of the second preferred embodiment, the third preferred embodiment has a structure similar to that of the second preferred embodiment as the primary metal layer 4 and the top metal layer 7 of the third preferred embodiment are equivalent to the intermediate metal layer 6 and the primary metal layer 4 of the second preferred embodiment, respectively.



FIGS. 15 to 19 illustrate consecutive steps of a method for making the circuit substrate 100 of the third preferred embodiment according to the present invention. The method includes the steps of: forming a pattern of a recess 20 in the insulative substrate 2 (see FIG. 15); forming a metallic layer structure 5′ on a recess-defining wall 20′ of the recess 20 and a top surface 21 of the insulative substrate 2 by immersing the insulative substrate 2 into an active metal solution containing a non-reduced active metal (not shown) so as to form an active metal layer 3′ containing the non-reduced active metal on the recess-defining wall 20′ of the recess 20 and the top surface 21 of the insulative substrate 2 (see FIG. 15); removing a portion of the metallic layer structure 5′ that is disposed along a peripheral edge of a bottom wall surface 201 of the recess-defining wall 20′ so as to form the metallic layer structure 5′ into a first region 51 which is disposed on the bottom wall surface 201, and a second region 52 which is physically separated from the first region 51 by a gap 203 (see FIG. 16), the first region 51 of the metallic layer structure 5′ defining the patterned metallic layer structure 5 of FIG. 19, the active metal layer 3′ of the first region 51 of the metallic layer structure 5′ defining the patterned active metal layer 3 of FIG. 19; (e) electroless plating a primary metal layer 4 on the active metal layer 3′ of the first region 51 of the metallic layer structure 5′ (see FIG. 17); electroplating a top metal layer 7 on the primary metal layer 4 (see FIG. 18); and (f) removing the second region 52 of the metallic layer structure 5′ from the insulative substrate 2 by electrolysis (see FIG. 19).


By forming a recess 20 in the insulative substrate 2 and a metallic layer structure 5′ including at least one active metal layer 3′ (which is formed by contacting the insulative substrate 2 with an active metal solution) in the recess 20 and subsequently removing a portion of the metallic layer structure 5′ from the insulative substrate 2 according to the method of this invention, the aforesaid drawbacks associated with the prior art can be alleviated.


While the present invention has been described in connection with what are considered the most practical and preferred embodiments, it is understood that this invention is not limited to the disclosed embodiments but is intended to cover various arrangements included within the spirit and scope of the broadest interpretation so as to encompass all such modifications and equivalent arrangements.

Claims
  • 1. A method for making a circuit substrate having a circuit pattern, the method comprising: (a) providing an insulative substrate having a top surface;(b) forming a pattern of a recess in the insulative substrate such that the recess is indented from the top surface, the recess being defined by a recess-defining wall having a bottom wall surface and a surrounding wall surface extending upwardly from the bottom wall surface;(c) forming a metallic layer structure on the recess-defining wall of the recess and the top surface of the insulative substrate, the metallic layer structure including at least one active metal layer containing an active metal capable of initiating electroless plating;(d) removing a portion of the metallic layer structure that is disposed along a peripheral edge of the bottom wall surface of the recess-defining wall so as to form the metallic layer structure into a first region which is disposed on the bottom wall surface, and a second region which is physically separated from the first region; and(e) plating a primary metal layer on the first region of the metallic layer structure.
  • 2. The method of claim 1, wherein, in step (b), the recess in the insulative substrate is formed by laser or plasma ablation.
  • 3. The method of claim 1, wherein, in step (d), the portion of the metallic layer structure is removed by laser ablation.
  • 4. The method of claim 1, wherein in step (e), the primary metal layer has a top surface substantially flush with or disposed above the top surface of the insulative substrate.
  • 5. The method of claim 1, wherein, in step (c), the active metal of the active metal layer is a reduced active metal, and the metallic layer structure is formed on the recess-defining wall of the recess and the top surface of the insulative substrate by immersing the insulative substrate into an active metal solution containing a non-reduced active metal so as to form a non-reduced metal layer containing the non-reduced active metal on the recess-defining wall of the recess and the top surface of the insulative substrate and then reducing the non-reduced active metal of the non-reduced metal layer so as to form the active metal layer containing the reduced active metal.
  • 6. The method of claim 5, wherein, in step (e), the primary metal layer is formed on the first region of the metallic layer structure by electroplating.
  • 7. The method of claim 1, wherein, in step (c), the active metal of the active metal layer is a non-reduced active metal, and the metallic layer structure is formed on the recess-defining wall of the recess and the top surface of the insulative substrate by immersing the insulative substrate into an active metal solution containing the non-reduced active metal so as to form the active metal layer containing the non-reduced active metal on the recess-defining wall of the recess and the top surface of the insulative substrate and then electroless plating an intermediate metal layer on the active metal layer.
  • 8. The method of claim 7, wherein, in step (e), the primary metal layer is formed on the intermediate metal layer of the first region of the metallic layer structure by electroplating.
  • 9. The method of claim 1, further comprising, after step (e), removing the second region of the metallic layer structure from the insulative substrate.
  • 10. The method of claim 9, wherein the second region of the metallic layer structure is removed from the insulative substrate by electrolysis.
  • 11. The method of claim 1, wherein, in step (c), the active metal of the active metal layer is a non-reduced active metal, and the metallic layer structure is formed on the recess-defining wall of the recess and the top surface of the insulative substrate by immersing the insulative substrate into an active metal solution containing the non-reduced active metal so as to form the active metal layer containing the non-reduced active metal on the recess-defining wall of the recess and the top surface of the insulative substrate.
  • 12. The method of claim 11, wherein, in step (e), the primary metal layer is formed on the active metal layer of the first region of the metallic layer structure by electroless plating.
  • 13. The method of claim 12, further comprising, after step (e), electroplating a top metal layer on the primary metal layer.
  • 14. A method for making a circuit substrate having a circuit pattern, the method comprising: (a) providing an insulative substrate having a top surface;(b) forming a pattern of a recess in the insulative substrate by a laser such that the recess is indented from the top surface, the recess being defined by a recess-defining wall having a bottom wall surface and a surrounding wall surface extending upwardly from the bottom wall surface;(c) forming a metallic layer structure on the recess-defining wall of the recess and the top surface of the insulative substrate, the metallic layer structure including at least one active metal layer containing an active metal capable of initiating electroless plating;(d) removing a portion of the metallic layer structure that is disposed along a peripheral edge of the bottom wall surface of the recess-defining wall so as to form the metallic layer structure into a first region which is disposed on the bottom wall surface, and a second region which is physically separated from the first region; and(e) electroless plating a primary metal layer on the first region of the metallic layer structure.
  • 15. The method of claim 14, further comprising, after step (e), electroplating a top metal layer on the primary metal layer.
  • 16. The method of claim 14, wherein, in step (d), the portion of the metallic layer structure is removed by laser ablation.
  • 17. A method for making a circuit substrate having a circuit pattern, the method comprising: (a) providing an insulative substrate having a top surface;(b) forming a pattern of a recess in the insulative substrate by a laser such that the recess is indented from the top surface, the recess being defined by a recess-defining wall having a bottom wall surface and a surrounding wall surface extending upwardly from the bottom wall surface;(c) forming a metallic layer structure on the recess-defining wall of the recess and the top surface of the insulative substrate, the metallic layer structure including at least one active metal layer containing an active metal capable of initiating electroless plating;(d) removing a portion of the metallic layer structure that is disposed along a peripheral edge of the bottom wall surface of the recess-defining wall by laser ablation so as to form the metallic layer structure into a first region which is disposed on the bottom wall surface, and a second region which is physically separated from the first region; and(e) plating a primary metal layer on the first region of the metallic layer structure.
  • 18. The method of claim 17, wherein in step (e), the primary metal layer has a top surface substantially flush with or disposed above the top surface of the insulative substrate.
  • 19. The method of claim 17, wherein, in step (e), the primary metal layer is formed on the active metal layer of the first region of the metallic layer structure by electroless plating.
  • 20. The method of claim 19, further comprising, after step (e), electroplating a top metal layer on the primary metal layer.
CROSS-REFERENCE TO RELATED APPLICATIONS

This application is a divisional of U.S. patent application Ser. No. 13/547,494, filed Jul. 12, 2012, which is a continuation-in-part (CIP) of U.S. patent application Ser. No. 13/035,531, filed on Feb. 25, 2011, which issued as U.S. Pat. No. 8,621,749 on Jan. 7, 2014, which claims the benefit of U.S. Provisional Application Ser. No. 61/313,367, filed Mar. 12, 2010. The entire disclosures of which are incorporated herein by reference.

US Referenced Citations (87)
Number Name Date Kind
3754939 Pearlstein et al. Aug 1973 A
3781596 Galli et al. Dec 1973 A
3853589 Andrews Dec 1974 A
4001470 Schulze-Berge Jan 1977 A
4066804 Andrews Jan 1978 A
4264646 Thornburg et al. Apr 1981 A
4574095 Baum et al. Mar 1986 A
4790912 Holtzman et al. Dec 1988 A
4865873 Cole, Jr. et al. Sep 1989 A
4877644 Wu et al. Oct 1989 A
4882200 Liu et al. Nov 1989 A
4898648 Cusano Feb 1990 A
4925522 Avellino et al. May 1990 A
4946563 Yeatts Aug 1990 A
4963701 Yasumoto et al. Oct 1990 A
4988412 Liu et al. Jan 1991 A
5084299 Hirsch et al. Jan 1992 A
5086966 Melton et al. Feb 1992 A
5340773 Yamamoto Aug 1994 A
5494781 Ohtani et al. Feb 1996 A
5525204 Shurboff et al. Jun 1996 A
5924364 Grabley et al. Jul 1999 A
6162365 Bhatt et al. Dec 2000 A
6188391 Seely et al. Feb 2001 B1
6242156 Teng Jun 2001 B1
6261671 Asai et al. Jul 2001 B1
6291093 Kindler et al. Sep 2001 B1
6325910 Meyer et al. Dec 2001 B1
6359233 Joy et al. Mar 2002 B1
6515233 Labzentis et al. Feb 2003 B1
6563057 Hotta et al. May 2003 B2
6696173 Naundorf et al. Feb 2004 B1
6773760 Sung et al. Aug 2004 B1
6801438 Castro Oct 2004 B1
6908534 Hongo et al. Jun 2005 B2
7060421 Naundorf et al. Jun 2006 B2
7257891 Lee et al. Aug 2007 B2
7276267 Schauz Oct 2007 B2
7279407 Akram et al. Oct 2007 B2
7291380 Nyholm et al. Nov 2007 B2
7365006 Huemoeller et al. Apr 2008 B1
7608305 Chan et al. Oct 2009 B2
7656393 King et al. Feb 2010 B2
7674647 Arai Mar 2010 B2
7719522 Lyon et al. May 2010 B2
7754601 Chen et al. Jul 2010 B2
7779522 Chen et al. Aug 2010 B2
7935559 Giffard et al. May 2011 B1
8621749 Yi et al. Jan 2014 B2
8692790 Yi et al. Apr 2014 B2
8952919 Yi et al. Feb 2015 B2
20020119251 Chen et al. Aug 2002 A1
20030165633 Ryu et al. Sep 2003 A1
20030214486 Roberts Nov 2003 A1
20040149986 Dubowski et al. Aug 2004 A1
20050112432 Erlebacher et al. May 2005 A1
20060030128 Bu et al. Feb 2006 A1
20060115982 Morisue et al. Jun 2006 A1
20070004200 Akram et al. Jan 2007 A1
20070059449 Ryu et al. Mar 2007 A1
20070097154 Kojima May 2007 A1
20070148420 Salama et al. Jun 2007 A1
20070247822 Naundorf Oct 2007 A1
20070261232 Landsberger et al. Nov 2007 A1
20080001297 Lotz et al. Jan 2008 A1
20090188708 En et al. Jul 2009 A1
20090277672 Matsumoto Nov 2009 A1
20090288593 Rulkens et al. Nov 2009 A1
20090298256 Chen et al. Dec 2009 A1
20100026656 Hotelling et al. Feb 2010 A1
20100136735 Arai Jun 2010 A1
20100258173 Laia et al. Oct 2010 A1
20100259173 Zhang Oct 2010 A1
20110215477 Chen et al. Sep 2011 A1
20110278050 Yi et al. Nov 2011 A1
20120086101 DeMuynck Apr 2012 A1
20120193322 Lee Aug 2012 A9
20120235779 Baram Sep 2012 A1
20120264288 Furuya Oct 2012 A1
20120267155 Kung Oct 2012 A1
20120267759 Shroff Oct 2012 A1
20120273261 Yi et al. Nov 2012 A1
20120278050 Hsiao et al. Nov 2012 A1
20130027842 Kim Jan 2013 A1
20140102775 Yi et al. Apr 2014 A1
20140116885 Yi et al. May 2014 A1
20140183020 Yi et al. Jul 2014 A1
Foreign Referenced Citations (8)
Number Date Country
05-065687 Mar 1993 JP
H10209607 Aug 1998 JP
11-097824 Apr 1999 JP
2003-029425 Jan 2003 JP
I250223 Mar 2006 TW
200952117 Dec 2009 TW
2005054120 Jun 2005 WO
2009142497 Nov 2009 WO
Non-Patent Literature Citations (9)
Entry
Dai, Wen et al. “Selective metallization of cured SU-8 microstructures using electroless plating method”, MEMS-2006, Sep. 2006, 8 pages.
Grojo, D. et al. “Experimental investigation of ablation mechanisms involved in dry laser cleaning”, Applied Surface Science, vol. 253, Issue 19, Jul. 31, 2007, pp. 8309-8315.
International Preliminary Report on Patentability for PCT/US12/26182, mailed Feb. 19, 2013.
International Search Report for PCT/US12/26182, mailed Jun. 5, 2012, with the Statement in Response to International Search Report filed by Applicant.
Lu, Y.F. et al. “Laser induced removal of spherical particles from silicon wafers”, Journal of Applied Physics, vol. 87, Oct. 1999, pp. 1534-1539.
Niino, Hiroyuki et al. “Positively charged surface potential polymer films after excimer laser ablation: Application to selective-area electroless plating on the ablated films”, Applied Physics Letters, vol. 60, 1992, 3 pages.
Wang, Z.B. et al. “Angle Effect in Laser Nanopatterning with Particle-Mask”, Journal of Applied Physics, vol. 96, Issue 11, Dec. 2004, pp. 6845-6850.
Wu, X. et al. “The Modeling of Excimer Laser Particle Removal from Hydrophilic Silicon Surfaces”, Journal of Applied Physics, vol. 87 (3618), Jan. 2000, pp. 3618-3627.
Zheng, Y.W. et al. “Dry laser cleaning of particles from solid substrates: experiments and theory”, Journal of Applied Physics, vol. 90, No. 5, Sep. 2001, pp. 2135-2142.
Related Publications (1)
Number Date Country
20160057865 A1 Feb 2016 US
Provisional Applications (1)
Number Date Country
61313367 Mar 2010 US
Divisions (1)
Number Date Country
Parent 13547494 Jul 2012 US
Child 14933616 US
Continuation in Parts (1)
Number Date Country
Parent 13035531 Feb 2011 US
Child 13547494 US