Claims
- 1. A semiconductor device comprising, in combination; a semiconductor die structure having diverse semiconductor elements therein and having opposing surfaces which contain respective electrodes; a thin flat conductive lead frame having a main pad area, said main pad area having a first plurality of parallel pins integral with and extending from a first edge thereof, a second plurality of parallel pins extending from a second edge of said main pad area, said second edge being opposite to and parallel to said first edge, and a further pin which is separated from said second plurality of pins and which extends from said second edge and is parallel to and spaced from said second plurality of pins; one of said opposing surfaces of said die structure being disposed atop and in electrical contact with said main pad area; the opposite one of said opposing surfaces being wire bonded to said second plurality of pins; and a molded housing for encapsulating said lead frame and said die and said wire bonds; said first and second plurality of pins and said further pin extending beyond the boundary of said molded housing and available for external connection; said semiconductor die structure containing a power MOSFET device junction pattern and having a source electrode disposed at said opposite one of said opposing surfaces which is wire bonded to said second plurality of pins and having a gate electrode which is wire bonded to said further pin, and having a drain electrode disposed on said opposite surface and connected to said main pad area; said semiconductor die structure further containing a Schottky barrier structure having an anode electrode said one surface which is connected to said source electrode and, a cathode electrode on said opposite surface which is connected to said drain electrode.
- 2. The device of claim 1 wherein said first and second pluralities of pins and said further pin are downwardly bent along the side edges of said housing to define a surface-mount device.
- 3. The device of claim 1 wherein said first plurality of pins are in line with said second plurality of pins and said further pin.
- 4. The device of claim 1 wherein each of said second plurality of pins has an enlarged bonding pad area which are coplanar with one another and with said main pad area.
- 5. A surface-mount housing which contains a MOSFET die junction structure and a Schottky diode structure; said surface-mount housing having a lead frame which has a common main pad section having a first plurality of pins integral with said common main pad section extending through one edge of said housing and a second plurality of coplanar insulated pins extending through an edge of said die opposite to said one edge, at least two of said second second plurality of coplanar insulated pins being electrically connected together; said MOSFET junction structure having a drain electrode on one surface and a source electrode and gate electrode on an opposite surface; said Schottky diode structure containing a cathode electrode and an anode electrode; said drain electrode and said cathode electrode being fixed in surface-to-surface contact with said common main pad section of said lead frame at laterally displaced locations; said anode electrode, said source electrode and said gate electrode being wire bonded to respective ones of said second plurality of pins within said housing.
- 6. The device of claim 5 wherein said first and second pluralities of pins each consist of four pins, each of which are in line with one another.
- 7. The device of claim 6 wherein said anode electrode is connected to more than one of the pins of said second plurality of pins.
RELATED APPLICATIONS
This application is a continuation of application Ser. No. 09/161,790, filed Sep. 28, 1998, now U.S. Pat. No. 6,133,632 which is a continuation of application Ser. No. 08/816,829, filed Mar. 18, 1997, now U.S. Pat. No. 5,814,884, and claims the priority of Provisional Application Serial No. 60/029,483 filed Oct. 4, 1996.
US Referenced Citations (15)
Foreign Referenced Citations (4)
| Number |
Date |
Country |
| 8913465 |
Apr 1990 |
DE |
| 5243459 |
Sep 1993 |
JP |
| 7-130927 |
May 1995 |
JP |
| 9627209 |
Sep 1996 |
WO |
Non-Patent Literature Citations (1)
| Entry |
| “Electronic Engineering”, Dec. 1991, Yehya Kasem and Leo Feinstein, High Performance Power Packagage for Power IC Devices, Part 1, pp. 35-43. |
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/029483 |
Oct 1996 |
US |
Continuations (2)
|
Number |
Date |
Country |
| Parent |
09/161790 |
Sep 1998 |
US |
| Child |
09/645060 |
|
US |
| Parent |
08/816829 |
Mar 1997 |
US |
| Child |
09/161790 |
|
US |