Claims
- 1. A method for fabrication of defect-free epitaxial layers on top of a surface of a first solid state material having a first thermal evaporation rate and a plurality of defects, wherein the surface comprises at least one defect-free surface region, and at least one surface region in a vicinity of the defects, comprising the steps of:
a) depositing a cap layer comprising a second material having a second thermal evaporation rate different from the first thermal evaporation rate, wherein the cap layer is selectively deposited on the defect-free surface regions, such that at least one of the surface regions in the vicinity of the defects remains uncovered; b) annealing a structure created in step a) at a temperature and duration such that at least one of the surface regions in the vicinity of the defects that is uncovered evaporates, while defect-free surface regions covered by the cap layer remain unaffected, and at least one annealed region is formed; and c) depositing a third material, lattice-matched or nearly lattice matched to the first solid state material, such that the third material overgrows both the cap layer and annealed regions of the first solid state material, forming a defect-free epitaxial layer.
- 2. The method of claim 1, wherein the first solid state material is selected from the group consisting of:
a) a defect-containing substrate; and b) a defect-containing epitaxial layer.
- 3. The method of claim 1, wherein at least one of the defects is a propagating defect selected from the group consisting of:
a) at least one threading dislocation; b) at least one screw dislocation; c) at least one stacking fault; d) at least one antiphase boundary; and e) any combination of a) through d).
- 4. The method of claim 1, wherein the defects comprise at least one local defect which causes a propagating defect in a subsequently deposited epitaxial layer.
- 5. The method of claim 4, wherein the local defect is selected from the group consisting of:
a) at least one local dislocation; b) at least one misfit dislocation; c) at least one local defect dipole; d) at least one dislocation network; e) at least one dislocation loop; f) at least one dislocated cluster; g) at least one impurity precipitate; h) at least one oval defect; i) a plurality of dirt particles on the surface; and j) any combination of a) through i).
- 6. The method of claim 1, wherein step (a) comprises a deposition process selected from the group consisting of:
a) molecular beam epitaxy deposition; b) metal-organic chemical vapor deposition; and c) vapor phase epitaxy deposition.
- 7. The method of claim 1, wherein step (c) comprises a deposition process selected from the group consisting of:
a) molecular beam epitaxy deposition; b) metal-organic chemical vapor deposition; and c) vapor phase epitaxy deposition.
- 8. The method of claim 1, wherein steps (a) and (b) are repeated two times to twenty times.
- 9. The method of claim 1, wherein steps (a) through (c) are repeated two times to forty times.
- 10. The method of claim 1, wherein the surface region in the vicinity of the defects differs from the defect-free surface region in a strain state, such that the cap layer is repelled from and does not cover the surface region in the vicinity of the defects.
- 11. The method of claim 1, wherein the surface region in the vicinity of the defects differs from the defect-free surface region in a surface energy, such that the cap layer is repelled from and does not cover the surface region in the vicinity of the defects.
- 12. The method of claim 1, wherein the surface region in the vicinity of the defects differs from the defect-free surface region in a surface stress, such that the cap layer is repelled from and does not cover the surface region in the vicinity of the defects.
- 13. The method of claim 1, wherein the surface region in the vicinity of the defects differs from the defect-free surface region in a surface morphology, such that the cap layer is repelled from and does not cover the surface region in the vicinity of the defects.
- 14. The method of claim 1, wherein the surface region in the vicinity of the defects differs from the defect-free surface region in at least one wetting/non-wetting property with respect to the deposition of the cap layer material, such that the cap layer is repelled from and does not cover the surface region in the vicinity of the defects.
- 15. The method of claim 1, wherein an evaporation of the defect-containing regions is enhanced by chemical etching using a flux of chemically-active particles, wherein the chemically-active particles are selected from the group consisting of:
a) atoms; b) molecules; and c) ions.
- 16. The method of claim 1, wherein an evaporation of the defect-containing regions is enhanced by a plasma etching process.
- 17. The method of claim 1, wherein an evaporation of the defect-containing regions is enhanced by a wet etching process.
- 18. The method of claim 1, wherein the thermal annealing in step (b) results in the formation of troughs at a plurality of exits of the defects in the first solid state material.
- 19. The method of claim 1, wherein an overgrowth of the third material in step (c) occurs in a lateral epitaxial overgrowth mode.
- 20. The method of claim 19, wherein step (c) comprises the substeps of:
a) starting growth of the third material at the surface regions covered by the cap layer; b) continuing the growth of the third material in a lateral plane, resulting in merging of neighboring domains of lateral epitaxial overgrowth; and c) forming the defect-free epitaxial layer from the third material, wherein the defect-free epitaxial layer is suitable for further epitaxial growth.
- 21. The method of claim 1, wherein at least one void remains in the third material.
- 22. The method of claim 1, wherein no voids remain in the third material.
- 23. The method of claim 1, further comprising the step of, prior to step (a), the deposition of a fourth material, lattice-matched or nearly lattice-matched to the first solid state material, wherein the fourth material provides a repulsion of the cap layer from defect-containing surface regions.
- 24. The method of claim 1, further comprising the step of, prior to step (a), the deposition of a fourth material, wherein the fourth material is in a no-strain state lattice-mismatched to the first solid state material, wherein a thickness of the fourth material is below the critical thickness required for a creation of new defects, such that the fourth material forms a strained defect-free thin pseudomorphic layer.
- 25. The method of claim 24, wherein the pseudomorphic layer provides a repulsion of the cap layer from defect-containing surface regions.
- 26. A method for fabricating defect-free templates suitable for further epitaxial growth, wherein the defect-free templates are lattice-mismatched to a substrate, comprising the steps of:
a) depositing a first epitaxial layer having a first thermal evaporation rate, wherein the first epitaxial layer is lattice-mismatched to the substrate, wherein a thickness of the first epitaxial layer exceeds a critical thickness required for a formation of defects, such that a plurality of defects are formed in the first epitaxial layer, such that a surface of said first epitaxial layer comprises at least one defect-free surface region, and at least one surface region in a vicinity of the defects; b) depositing a cap layer of a second material having a second thermal evaporation rate different from the first thermal evaporation rate, such that the cap layer is selectively deposited on the defect-free surface regions, and at least one of the surface regions in the vicinity of the defects remains uncovered; c) annealing a structure formed in step b) at a temperature and duration such that at least one of the surface regions in the vicinity of the defects that is uncovered evaporates, while defect-free surface regions covered by the cap layer remain unaffected, and at least one annealed region is formed; and d) depositing a third material, lattice-matched or nearly lattice matched to the first epitaxial layer, such that the third material overgrows both the cap layer and annealed regions of the first epitaxial layer, forming a defect-free epitaxial layer suitable as a template for further epitaxial growth.
- 27. The method of claim 26, wherein at least one defect is a propagating defect selected from the group consisting of:
a) at least one threading dislocation; b) at least one screw dislocation; c) at least one stacking fault; d) at least one antiphase boundary; and e) any combination of a) through d).
- 28. The method of claim 26, wherein the defects formed in the first epitaxial layer comprise at least one local defect located at the surface of the first epitaxial layer, wherein the local defect causes a propagating defect in subsequently deposited epitaxial layers.
- 29. The method of claim 28, wherein the local defect is selected from the group consisting of:
a) at least one local dislocation; b) at least one misfit dislocation; c) at least one local defect dipole; d) at least one dislocation network; e) at least one dislocation loop; f) at least one dislocated cluster; g) at least one impurity precipitate; h) at least one oval defect; i) a plurality of dirt particles on the surface; and j) any combination of a) through i).
- 30. The method of claim 26, wherein step (a) comprises a deposition process selected from the group consisting of:
a) molecular beam epitaxy deposition; b) metal-organic chemical vapor deposition; and c) vapor phase epitaxy deposition.
- 31. The method of claim 26, wherein step (b) comprises a deposition process selected from the group consisting of:
a) molecular beam epitaxy deposition; b) metal-organic chemical vapor deposition; and c) vapor phase epitaxy.
- 32. The method of claim 26, wherein step (d) comprises a deposition process selected from the group consisting of:
a) molecular beam epitaxy deposition; b) metal-organic chemical vapor deposition; and c) vapor phase epitaxy deposition.
- 33. The method of claim 26, wherein steps (a) and (b) are repeated two to twenty times.
- 34. The method of claim 26, wherein steps (b) and (c) are repeated two to forty times.
- 35. The method of claim 26, wherein steps (a) through (c) are repeated two to forty times.
- 36. The method of claim 26, wherein steps (b) through (d) are repeated two to forty times.
- 37. The method of claim 26, wherein steps (a) through (d) are repeated two to forty times.
- 38. The method of claim 26, wherein the surface region in the vicinity of the defects differs from the defect-free surface region in a strain state, such that the cap layer is repelled from and does not cover the surface region in the vicinity of the defects.
- 39. The method of claim 26, wherein the surface region in the vicinity of the defects differs from the defect-free surface region in a surface energy, such that the cap layer is repelled from and does not cover the surface region in the vicinity of the defects.
- 40. The method of claim 26, wherein the surface region in the vicinity of the defects differs from the defect-free surface region in a surface stress, such that the cap layer is repelled from and does not cover the surface region in the vicinity of the defects.
- 41. The method of claim 26, wherein the surface region in the vicinity of the defects differs from the defect-free surface region in a surface morphology, such that the cap layer is repelled from and does not cover the surface region in the vicinity of the defects.
- 42. The method of claim 26, wherein the surface region in the vicinity of the defects differs from the defect-free surface region in at least one wetting/non-wetting property with respect to the deposition of the cap layer, such that the cap layer is repelled from and does not cover the surface region in the vicinity of the defects.
- 43. The method of claim 26, wherein an evaporation of the defect-containing regions is enhanced by chemical etching using a flux of chemically-active particles, wherein the chemically-active particles are selected from the group consisting of:
a) atoms; b) molecules; and c) ions.
- 44. The method of claim 26, wherein an evaporation of the defect-containing regions is enhanced by a plasma etching process.
- 45. The method of claim 26, wherein an evaporation of the defect-containing regions is enhanced by a wet etching process.
- 46. The method of claim 26, wherein the thermal annealing in step (c) results in the formation of troughs at a plurality of exits of the defects of the first epitaxial layer.
- 47. The method of claim 26, wherein an overgrowth of the second epitaxial layer in step (d) occurs in a lateral epitaxial overgrowth mode.
- 48. The method of claim 47, wherein step (d) comprises the substeps of:
a) starting growth of the layer of the third material at the surface regions covered by the cap layer; b) continuing the growth of the third material in a lateral plane, resulting in merging of neighboring domains of lateral epitaxial overgrowth; and c) forming the defect-free epitaxial layer from the third material, wherein the defect-free epitaxial layer is suitable for further epitaxial growth.
- 49. The method of claim 26, wherein at least one void remains in the third material.
- 50. The method of claim 26, wherein no voids remain in the third material.
- 51. The method of claim 26, further comprising the step of, after step (a) and prior to step (b), the deposition of a fourth material, lattice-matched or nearly lattice-matched to the first epitaxial layer, wherein the fourth material provides a repulsion of the second material of the cap layer from defect-containing regions on the surface.
- 52. The method of claim 26, further comprising the step of, after step (a) and prior to step (b), the deposition of a fourth material, wherein the fourth material is in a no-strain state lattice-mismatched to the first solid state material, wherein the thickness of the fourth material is below a critical thickness required for a creation of new defects, such that the fourth material forms a strained defect-free thin pseudomorphic layer.
- 53. The method of claim 52, wherein the pseudomorphic layer provides a repulsion of the second material of the cap layer from defect regions on the surface.
- 54. The method of claim 26, wherein:
a) the substrate comprises Si; b) the first epitaxial layer comprises Si1−xGex, wherein a thickness of the first epitaxial layer exceeds a critical thickness for plastic strain relaxation; c) the cap layer comprises a thin Si layer; and d) the third material comprises Si1−yGey, wherein a composition “y” is preferably close to a composition “x” of the first epitaxial layer;
wherein steps (a) through (d) result in a formation of a defect-free Si1−yGey layer on top of a plastically relaxed Si1−xGex layer on top of a Si substrate.
- 55. The method of claim 54, further comprising the step of depositing a thin Si layer on the defect-free Si1−yGey layer, thus forming a defect-free pseudomorphically strained Si layer.
- 56. The method of claim 26, wherein:
a) the substrate comprises Si; b) the first epitaxial layer comprises Ga1−xInxAs, wherein a thickness of which exceeds a critical thickness for plastic strain relaxation; c) the cap layer comprises a thin AlAs layer; and d) the third material comprises Ga1−yInyAs, wherein a composition “y” is preferably close to a composition “x” of the first epitaxial layer;
wherein steps (a) through (d) result in the formation of a defect-free Ga1−yInyAs layer on top of a plastically relaxed Ga1−xInxAs layer on top of a Si substrate.
- 57. The method of claim 26, wherein:
a) the substrate comprises Si; b) the first epitaxial layer comprises Ga1−xInxAs, wherein a thickness of which exceeds a critical thickness for plastic strain relaxation; c) the cap layer comprises a thin AlAs layer; and d) the third material comprises Ga1−y−zInyAlzAs, wherein a composition “y” preferably close to the composition “x” of the first epitaxial layer;
wherein steps (a) through (d) result in a formation of a defect-free Ga1−y−zInyAlzAs layer on top of a plastically relaxed Ga1−xInxAs layer on top of a Si substrate.
- 58. The method of claim 53, wherein:
a) the substrate comprises Si; b) the first epitaxial layer comprises GaAs, wherein a thickness of the first epitaxial layer exceeds a critical thickness for plastic strain relaxation; c) the pseudomorphic layer comprises a thin Ga1−xInxAs pseudomorphic layer; d) the cap layer comprises a thin AlAs layer; and e) the third material comprises GaAs;
wherein steps (a) through (d) result in a formation of a defect-free GaAs layer on top of a plastically relaxed GaAs layer on top of a Si substrate.
- 59. The method of claim 26, wherein:
a) the substrate comprises GaAs; b) the first epitaxial layer comprises Ga1−xInxAs, wherein a thickness of the first epitaxial layer exceeds a critical thickness for plastic strain relaxation; c) the cap layer comprises a thin AlAs layer; and d) the third material comprises Ga1−yInyAs, wherein a composition “y” is preferably close to a composition “x” of the first epitaxial layer; w
herein steps (a) through (d) result in a formation of a defect-free Ga1−yInyAs layer on top of a plastically relaxed Ga1−xInxAs layer on top of a GaAs substrate.
- 60. The method of claim 26, wherein:
a) the substrate comprises GaAs; b) the first epitaxial layer comprises Ga1−xInxAs, wherein a thickness of the first epitaxial layer exceeds a critical thickness for plastic strain relaxation; c) the cap layer comprises a thin AlAs layer; and d) the third material comprises Ga1−y−zInyAlzAs, wherein a composition “y” is preferably close to the composition “x” of the first epitaxial layer;
wherein steps (a) through (d) result in a formation of a defect-free Ga1−y−zInyAlzAs layer on top of a plastically relaxed Ga1−xInxAs layer on top of a GaAs substrate.
- 61. The method of claim 26, wherein:
a) the substrate comprises Si with a (111) surface orientation; b) the first epitaxial layer comprises GaN, wherein a thickness of the first epitaxial layer exceeds a critical thickness for plastic strain relaxation; c) the cap layer comprises a thin AlN layer; and d) the third material comprises GaN;
wherein steps (a) through (d) result in a formation of a defect-free GaN layer on top of a plastically relaxed GaN layer on top of a Si (111) substrate.
- 62. The method of claim 26, wherein:
a) the substrate comprises Si with a (111) surface orientation; b) the first epitaxial layer comprises Ga1−xInxN, wherein a thickness of the first epitaxial layer exceeds a critical thickness for plastic strain relaxation; c) the cap layer comprises a thin AlN layer; and d) the third material comprises Ga1−yInyN, wherein a composition “y” is preferably close to a composition “x” of the first epitaxial layer;
wherein steps (a) through (d) result in a formation of a defect-free Ga1−yInyN layer on top of a plastically relaxed Ga1−xInxN layer on top of a Si (111) substrate.
- 63. The method of claim 26, wherein:
a) the substrate comprises Si with a (111) surface orientation; b) the first epitaxial layer comprises Ga1−x−yInxAlyN wherein a thickness of the first epitaxial layer exceeds a critical thickness for plastic strain relaxation; c) the cap layer comprises a thin AlN layer; and d) the third material comprises Ga1-z-tInzAltAs, wherein a composition “z” is preferably close to a composition “x” and a composition “t” is preferably close to a composition “y” of the first epitaxial layer;
wherein steps (a) through (d) result in a formation of a defect-free Ga1-z-tInzAltN layer on top of a plastically relaxed Ga1−x−yInxAlyN layer on top of a Si (111) substrate.
- 64. The method of claim 26, wherein:
a) the substrate comprises SiC; b) the first epitaxial layer comprises GaN, wherein a thickness of the first epitaxial layer exceeds a critical thickness for plastic strain relaxation; c) the cap layer comprises a thin AlN layer; and d) the third material comprises GaN;
wherein steps (a) through (d) result in a formation of a defect-free GaN layer on top of a plastically relaxed GaN layer on top of a SiC substrate.
- 65. The method of claim 26, wherein:
a) the substrate comprises SiC; b) the first epitaxial layer comprises Ga1−xInxN, wherein a thickness of the first epitaxial layer exceeds a critical thickness for plastic strain relaxation; c) the cap layer comprises a thin AlN layer; and d) the third material comprises Ga1−yInyN, wherein a composition “y” is preferably close to a composition “x” of the first epitaxial layer;
wherein steps (a) through (d) result in a formation of a defect-free Ga1−yInyN layer on top of a plastically relaxed Ga1−xInxN layer on top of a SiC substrate.
- 66. The method of claim 26, wherein:
a) the substrate comprises SiC; b) the first epitaxial layer comprises Ga1−x−yInxAlyN wherein a thickness of the first epitaxial layer exceeds the critical thickness for plastic strain relaxation; c) the cap layer comprises a thin AlN layer; and d) the third material comprises Ga1-z-tInzAltAs, wherein a composition “z” is preferably close to a composition “x” and a composition “t” is preferably close to a composition “y” of the first epitaxial layer;
wherein steps (a) through (d) result in a formation of a defect-free Ga1-z-tInzAltN layer on top of a plastically relaxed Ga1−x−yInxAlyAs layer on top of a SiC substrate.
- 67. The method of claim 26, wherein:
a) the substrate comprises sapphire; b) the first epitaxial layer comprises GaN, wherein a thickness of the first epitaxial layer exceeds a critical thickness for plastic strain relaxation; c) the cap layer comprises a thin AlN layer; and d) the third material comprises GaN;
wherein steps (a) through (d) result in a formation of a defect-free GaN layer on top of a plastically relaxed GaN layer on top of a sapphire substrate.
- 68. The method of claim 26, wherein:
a) the substrate comprises SiC; b) the first epitaxial layer comprises Ga1−xInxN, wherein a thickness of the first epitaxial layer exceeds a critical thickness for plastic strain relaxation; c) the cap layer comprises a thin AlN layer; and d) the third material comprises Ga1−yInyN, wherein a composition “y” is preferably close to a composition “x” of the first epitaxial layer;
wherein steps (a) through (d) result in a formation of a defect free Ga1−yInyN layer on top of a plastically relaxed Ga1−xInxN layer on top of a sapphire substrate.
- 69. The method of claim 26, wherein:
a) the substrate comprises SiC; b) the first epitaxial layer comprises Ga1−x−yInxAlyN wherein a thickness of the first epitaxial layer exceeds a critical thickness for plastic strain relaxation; c) the cap layer comprises a thin AlN layer; and d) the third material comprises Ga1-z-tInzAltAs, wherein a composition “z” is preferably close to a composition “x” of the first epitaxial layer and a composition “t” is preferably close to a composition “y” of the first epitaxial layer;
wherein steps (a) through (d) result in a formation of a defect-free Ga1-z-tInzAltN layer on top of a plastically relaxed Ga1−x−yInxAlyAs layer on top of a SiC substrate.
- 70. A semiconductor device comprising at least one defect-free epitaxial layer, wherein at least a part of the device is manufactured by a method of fabrication of defect-free epitaxial layers on top of a surface of a first solid state material having a first thermal evaporation rate and a plurality of defects, wherein the surface comprises at least one defect-free surface region, and at least one surface region in a vicinity of the defects, the method comprising the steps of:
a) depositing a cap layer comprising a second material having a second thermal evaporation rate different from the first thermal evaporation rate, wherein the cap layer is selectively deposited on the defect-free surface region, such that at least one of the regions of the surface in the vicinity of the defects remains uncovered; b) annealing a structure created in step a) at a temperature and duration such that at least one of the surface regions in the vicinity of the defects that is uncovered evaporates, while defect-free surface regions covered by the cap layer remain unaffected, and at least one annealed region is formed; and c) depositing a third material, lattice-matched or nearly lattice matched to the first solid state material, such that the third material overgrows both the cap layer and annealed regions of the first solid state material forming a defect-free epitaxial layer.
- 71. The semiconductor device of claim 70, wherein the device is selected from the group consisting of:
a) a high electron mobility transistor; b) a field effect transistor; c) a heterojunction bipolar transistor; and d) an integrated circuit.
- 72. The semiconductor device of claim 70, wherein the device is selected from the group consisting of:
a) a diode laser; b) a light-emitting diode; c) a photodetector; d) an optical amplifier; e) a far infrared intraband detector; f) an intraband far infrared emitter; g) a resonant tunneling diode; h) a solar cell; and i) an optically bistable device.
- 73. The semiconductor device of claim 70, wherein the device is selected from the group consisting of:
a) a current-injection edge-emitting laser; b) a vertical cavity surface emitting laser; and c) a tilted cavity laser.
- 74. The semiconductor device of claim 70, wherein the first solid state material is selected from the group consisting of:
a) a defect-containing substrate; and b) a defect-containing epitaxial layer.
- 75. A semiconductor device comprising at least one defect-free epitaxial layer, wherein at least a part of the device is manufactured by a method of fabrication of defect-free epitaxial layers on a surface of a defect-containing first epitaxial layer, the method comprising the steps of:
a) depositing the first epitaxial layer having a first thermal evaporation rate, wherein the first epitaxial layer is lattice-mismatched to a substrate, wherein a thickness of the first epitaxial layer exceeds a critical thickness required for a formation of defects, such that a plurality of defects are formed in the first epitaxial layer, wherein the surface of the first epitaxial layer comprises at least one defect-free surface region, and at least one surface region in a vicinity of the defects; b) depositing a cap layer of a second material having a second thermal evaporation rate different from the first thermal evaporation rate, such that the cap layer is selectively deposited on the defect-free surface regions, and at least one of the surface regions in the vicinity of the defects remains uncovered; c) annealing a structure formed in step b) at a temperature and duration such that at least one of the surface regions in the vicinity of the defects that is uncovered evaporates, while defect-free surface regions covered by the cap layer remain unaffected, and at least one annealed region is formed; and d) depositing a third material, lattice-matched or nearly lattice matched to the first epitaxial layer, such that the third material overgrows both the cap layer and annealed regions of the first epitaxial layer, forming a defect-free epitaxial layer suitable as a template for further epitaxial growth.
- 76. The semiconductor device of claim 70, wherein at least one defect is a propagating defect selected from the group consisting of:
a) at least one threading dislocation; b) at least one screw dislocation; c) at least one stacking fault; d) at least one antiphase boundary; and e) any combination of a) through d).
- 77. The semiconductor device of claim 70, wherein the defects comprise at least one local defect which causes a propagating defect in a subsequently deposited epitaxial layer.
- 78. The semiconductor device of claim 77, wherein the local defect is selected from the group consisting of:
a) at least one local dislocation; b) at least one misfit dislocation; c) at least one local defect dipole; d) at least one dislocation network; e) at least one dislocation loop; f) at least one dislocated cluster; g) at least one impurity precipitate; h) at least one oval defect; i) a plurality of dirt particles on the surface; and j) any combination of a) through i).
- 79. The semiconductor device of claim 70, wherein step (a) of the method comprises a deposition process selected from the group consisting of:
a) molecular beam epitaxy deposition; b) metal-organic chemical vapor deposition; and c) vapor phase epitaxy deposition.
- 80. The semiconductor device of claim 70, wherein step (c) of the method comprises a deposition process selected from the group consisting of:
a) molecular beam epitaxy deposition; b) metal-organic chemical vapor deposition; and c) vapor phase epitaxy deposition.
- 81. The semiconductor device of claim 70, wherein steps (a) and (b) of the method are repeated two times to twenty times.
- 82. The semiconductor device of claim 70, wherein steps (a) through (c) of the method are repeated two times to forty times.
- 83. The semiconductor device of claim 70, wherein the surface region in the vicinity of the defects differs from the defect-free surface region in a strain state, such that the cap layer is repelled from and does not cover the surface region in the vicinity of the defects.
- 84. The semiconductor device of claim 70, wherein the surface region in the vicinity of the defects differs from the defect-free surface region in a surface energy, such that the cap layer is repelled from and does not cover the surface region in the vicinity of the defects.
- 85. The semiconductor device of claim 70, wherein the surface region in the vicinity of the defects differs from the defect-free surface region in a surface stress, such that the cap layer is repelled from and does not cover the surface region in the vicinity of the defects.
- 86. The semiconductor device of claim 70, wherein the surface region in the vicinity of the defects differs from the defect-free surface region in a surface morphology, such that the cap layer is repelled from and does not cover the surface region in the vicinity of the defects.
- 87. The semiconductor device of claim 70, wherein the surface region in the vicinity of the defects differs from the defect-free surface region in wetting/non-wetting properties with respect to the deposition of the cap layer material, such that the cap layer is repelled from and does not cover the surface region in the vicinity of the defects.
- 88. The semiconductor device of claim 70, wherein an evaporation of the defect-containing regions is enhanced by chemical etching using a flux of chemically-active particles, wherein the chemically-active particles are selected from the group consisting of:
a) atoms; b) molecules; and c) ions.
- 89. The semiconductor device of claim 70, wherein an evaporation of the defect-containing regions is enhanced by a plasma etching process.
- 90. The semiconductor device of claim 70, wherein an evaporation of the defect-containing regions is enhanced by a wet etching process.
- 91. The semiconductor device of claim 70, wherein the thermal annealing in step (b) of the method results in the formation of troughs at a plurality of exits of the defects in the first solid state material.
- 92. The semiconductor device of claim 70, wherein the growth of the second epitaxial layer occurs in the lateral epitaxial overgrowth mode.
- 93. The semiconductor device of claim 92, wherein step (c) of the method comprises the substeps of:
a) starting growth of the third material at the surface regions covered by the cap layer; b) continuing the growth of the third material in a lateral plane resulting in merging of neighboring domains of lateral epitaxial overgrowth; and c) forming the defect-free epitaxial layer from the third material, wherein the defect-free epitaxial layer is suitable for further epitaxial growth.
- 94. The semiconductor device of claim 70, wherein at least one void remains in the third material.
- 95. The semiconductor device of claim 70, wherein no voids remain in the third material.
- 96. The semiconductor device of claim 70, wherein the method further comprises the step of, prior to step (a), the deposition of a fourth material, lattice-matched or nearly lattice-matched to the first solid state material, wherein the fourth material provides a repulsion of the second material of the cap layer from defect-containing surface regions.
- 97. The semiconductor device of claim 70, wherein the method further comprises the step of, prior to step (a), the deposition of a fourth material, wherein the fourth material is in a no-strain state lattice-mismatched to the first solid state material, wherein a thickness of the fourth material is below a critical thickness required for a creation of new defects, such that the fourth material forms a strained defect-free thin pseudomorphic layer.
- 98. The semiconductor device of claim 97, wherein the pseudomorphic layer provides a repulsion of the second material of the cap layer from defect-containing surface regions.
- 99. A high electron mobility transistor comprising:
a) a substrate selected from the group consisting of a Si substrate and a GaAs substrate; b) a plastically relaxed Ga1−xInyAs layer grown on top of the substrate; and c) a defect-free Ga1−yInyAs layer grown on top of the plastically relaxed layer.
- 100. A high electron mobility transistor comprising:
a) a substrate selected from the group consisting of a Si substrate and a GaAs substrate; b) a plastically relaxed Ga1−xInxAs layer grown on top of the substrate; and c) a defect-free Ga1−y−zInyAlzAs layer grown on top of the plastically relaxed Ga1−xInxAs layer.
- 101. A high electron mobility transistor comprising:
a) a substrate selected from the group consisting of a Si substrate with a surface orientation (111), a SiC substrate, and a sapphire substrate; b) a plastically relaxed GaN layer grown on top of the substrate; and c) a defect-free GaN layer grown on top of the plastically relaxed GaN layer.
- 102. A high electron mobility transistor comprising:
a) a substrate selected from the group consisting of a Si substrate with a surface orientation (111), a SiC substrate, and a sapphire substrate; b) a plastically relaxed Ga1−xInxN layer grown on top of the substrate; and c) a defect-free Ga1−yInyN layer grown on top of the plastically relaxed Ga1−xInxN layer.
- 103. An integrated circuit comprising:
a) a Si substrate; b) a plastically relaxed Si1−xGex layer grown on top of the Si substrate; c) a defect-free Si1−yGey layer grown on top of the plastically relaxed Si1−xGex layer; and d) a thin pseudomorphically strained Si layer grown on top of the defect-free Si1−yGey layer.
- 104. The method of claim 26, wherein the defect-free template comprises an n-doped defect-free Ga1−xInxAs layer and is incorporated into a GaAs-based vertical cavity surface emitting laser, wherein the vertical cavity surface emitting laser comprises:
a) an n-doped GaAs-substrate; b) an n-doped bottom mirror formed by a Bragg reflector region located above the substrate; c) a cavity comprising:
i) an n-doped region comprising an n-doped Ga1−xInxAs layer grown epitaxially on the n-doped defect-free Ga1−xInxAs layer; ii) an active region which generates light when subject to an injection current; and iii) a p-doped region comprising a p-doped Ga1−xInxAs layer lattice-matched to the n-doped Ga1−xInxAs layer; and d) a p-doped top mirror located above the cavity and formed by a Bragg reflector.
- 105. The method of claim 104, wherein the vertical cavity surface emitting laser further comprises:
e) an n-contact located directly below the substrate; and f) a p-contact located directly above the top mirror.
- 106. The method of claim 105, wherein the active region of the vertical cavity surface emitting laser comprises an active layer selected from the group consisting of:
a) a double heterostructure; b) a quantum well; c) an array of quantum wires; and d) array of quantum dots.
- 107. The method of claim 105, wherein the active region of the vertical cavity surface emitting laser comprises a multilayered structure of a plurality of active layers each separated by a spacer layer, wherein the active layers are selected from the group consisting of:
a) a double heterostructure; b) a quantum well; c) an array of quantum wires; and d) an array of quantum dots.
- 108. The method of claim 107, wherein the active layers of the vertical cavity surface emitting laser comprise a Ga1−xInxAs semiconductor alloy having an indium composition higher than that of the n-doped defect-free Ga1−xInxAs layer, and the spacer layers comprise a Ga1−xInxAs semiconductor alloy having an indium composition lower than that of the n-doped defect-free Ga1−xInxAs layer, such that the active region is strain-compensated on average.
- 109. The method of claim 105, wherein the vertical cavity surface emitting laser generates laser light in the wavelength region of 1.4 through 1.8 μm.
- 110. The method of claim 104, wherein at least one contact of the vertical cavity surface emitting laser comprises an intracavity contact.
- 111. The method of claim 26, wherein the defect-free template comprises an n-doped defect-free Ga1−xInxAs layer and is incorporated into a GaAs-based edge-emitting laser, wherein the edge-emitting laser comprises:
a) an n-doped GaAs-substrate; b) an n-doped cladding layer; c) a waveguide comprising:
i) an n-doped region comprising an n-doped Ga1−xInxAs layer grown epitaxially on the n-doped defect-free Ga1−xInxAs layer; ii) an active region which generates light when subject to an injection current; and iii) a p-doped region comprising a p-doped Ga1−xInxAs layer lattice-matched to the n-doped Ga1−xInxAs layer; and d) a p-doped cladding layer.
- 112. The method of claim 111, wherein the edge-emitting laser further comprises:
e) an n-contact located directly below the substrate; and f) a p-contact located directly above the p-cladding layer.
- 113. The method of claim 112, wherein the active region of the edge-emitting laser comprises an active layer selected from the group consisting of:
a) a double heterostructure; b) a quantum well; c) an array of quantum wires; and d) an array of quantum dots.
- 114. The method of claim 112, wherein the active region of the edge-emitting laser comprises a multilayered structure of a plurality of active layers each separated by a spacer layer, wherein the active layers are selected from the group consisting of:
a) a double heterostructure; b) a quantum well; c) an array of quantum wires; and d) an array of quantum dots.
- 115. The method of claim 114, wherein the active layers of the edge-emitting laser comprise a Ga1−xInxAs semiconductor alloy having an indium composition higher than that of the n-doped defect-free Ga1−xInxAs layer, and the spacer layers comprise a Ga1−xInxAs semiconductor alloy having an indium composition lower than that of the n-doped defect-free Ga1−xInxAs layer, such that the active region is strain-compensated on average.
- 116. The method of claim 112, wherein the edge-emitting laser generates laser light in a wavelength region of 1.4 through 1.8 μm.
- 117. A tilted cavity laser grown on an GaAs substrate, wherein an n-part of a cavity comprises:
a) an epitaxial layer comprising a material selected from the group consisting of GaAs and Ga1-zAlzAs ; b) a plastically relaxed Ga1−xInxAs layer grown on top of the epitaxial layer; and c) a defect-free Ga1−yInyAs layer grown on top of the plastically relaxed Ga1−xInxAs layer.
- 118. The tilted cavity laser of claim 117, wherein the laser generates laser light in the wavelength region of 1.4 through 1.8 μm.
- 119. A GaN-based vertical cavity surface emitting laser comprising a cavity, wherein at least a part of the cavity is made by the method of claim 26.
- 120. The GaN-based vertical cavity surface emitting laser of claim 119, wherein the laser generates laser light in a wavelength region from 100 nm to 600 nm.
- 121. A GaN-based edge-emitting laser comprising a waveguide, wherein at least a part of the waveguide is made by the method of claim 26.
- 122. The GaN-based edge-emitting laser of claim 121, wherein the laser generates laser light in a wavelength region from 100 nm to 600 nm.
- 123. A GaN-based tilted cavity laser comprising a cavity, wherein at least a part of the cavity is made by the method of claim 26.
- 124. The GaN-based tilted cavity laser of claim 123, wherein the laser generates laser light in the wavelength region from 100 nm to 600 nm.
REFERENCE TO RELATED APPLICATIONS
[0001] This is a continuation-in-part of co-pending U.S. patent application Ser. No. 09/851,730, filed May 9, 2001, entitled “SEMICONDUCTOR DEVICE AND METHOD OF MAKING SAME”. The aforementioned application is hereby incorporated herein by reference.
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
09851730 |
May 2001 |
US |
Child |
10456377 |
Jun 2003 |
US |