This Utility Patent Application claims priority to German Patent Application No. 10 2017 210 654.9, filed Jun. 23, 2017, which is incorporated herein by reference.
The present disclosure relates to an electronic device and to a semiconductor device. The present disclosure relates in particular to an electronic device comprising a solder ball, and a redistribution layer pad connected with the solder ball, the redistribution layer pad comprising stress relief structures for increasing the interconnect reliability of ball grid array (BGA) package assemblies.
A ball grid array (BGA) is a type of semiconductor chip package used to permanently mount devices such as micro-processors or other types of integrated circuits. A BGA, as part of an electronic device, can provide more interconnection pins than other package types as in principle the whole bottom surface of the electronic device can be used for arranging solder balls or solder bumps thereon.
BGA package assemblies may, however, experience thermal-mechanical stress due to the thermal expansion miss-match of the materials involved and also due to mechanical stress loading coming from assembly in a module. The thermal-mechanical stress loading may lead to fatigue of interfaces and bulk materials. Examples of the fatigue-related observations in assembled BGA packages manufactured using a Fan-Out Wafer Level Package (e.g. eWLB (embedded wafer level ball grid array)) technology platform are solder ball fatigue, under bump metallization (UBM) fatigue, and redistribution layer (RDL) fatigue.
In accordance with a first aspect of the disclosure, an electronic device comprises a solder ball, a dielectric layer comprising an opening, and a redistribution layer (RDL) comprising an RDL pad connected with the solder ball, the RDL pad comprising at least one void, the void being disposed at least in partial in an area of the RDL pad laterally outside of the opening of the dielectric layer.
In accordance with a second aspect of the disclosure, an electronic device comprises a solder ball, and a metal layer pad connected with the solder ball, the metal layer pad comprising at least one void, the void being formed as a slot, the slot comprising an elongated form arranged along a circular arc segment.
In accordance with a third aspect of the disclosure, a semiconductor device comprises a substrate, a first dielectric layer disposed on the substrate, a first metal layer pad disposed on the first dielectric layer, a second dielectric layer disposed on the first metal layer pad and on the first dielectric layer, the second dielectric layer comprising an opening, a second metal layer pad disposed on the first metal layer pad in the opening of the second dielectric layer, and a solder ball disposed on the second metal layer pad, wherein the first metal layer pad comprises at least one void, the void being disposed at least in partial laterally outside of the second metal layer pad, and the void being formed as a slot, the slot comprising an elongate form arranged along a circular arc segment.
The person skilled in the art recognizes additional features and advantages upon reading the following detailed description and upon giving consideration to the accompanying drawings.
The accompanying drawings are included to provide a further understanding of examples and are incorporated in and constitute a part of this specification. The drawings illustrate examples and together with the description serve to explain principles of examples. Other examples and many of the intended advantages of examples will be readily appreciated as they become better understood by reference to the following detailed description.
The elements of the drawings are not necessarily to scale relative to each other. Like reference numerals designate corresponding similar parts.
The aspects and examples are now described with reference to the drawings, wherein like reference numerals are generally utilized to refer to like elements throughout. In the following description, for purposes of explanation, numerous specific details are set forth in order to provide a thorough understanding of one or more aspects of the examples. It may be evident, however, to one skilled in the art that one or more aspects of the examples may be practiced with a lesser degree of the specific details. In other instances, known structures and elements are shown in schematic form in order to facilitate describing one or more aspects of the examples. It is to be understood that other examples may be utilized and structural or logical changes may be made without departing from the scope of the present disclosure. It should be noted further that the drawings are not to scale or not necessarily to scale.
In the following detailed description, reference is made to the accompanying drawings, which form a part hereof, and in which is shown by way of illustration specific aspects in which the disclosure may be practiced. In this regard, directional terminology, such as “top”, “bottom”, “front”, “back” etc., may be used with reference to the orientation of the figures being described. Since components of described devices may be positioned in a number of different orientations, the directional terminology may be used for purposes of illustration and is in no way limiting. It is understood that other aspects may be utilized and structural or logical changes may be made without departing from the scope of the present disclosure. The following detailed description, therefore, is not to be taken in a limiting sense, and the scope of the present disclosure is defined by the appended claims.
In addition, while a particular feature or aspect of an example may be disclosed with respect to only one of several implementations, such feature or aspect may be combined with one or more other features or aspects of the other implementations as may be desired and advantageous for any given or particular application. Furthermore, to the extent that the terms “include”, “have”, “with” or other variants thereof are used in either the detailed description or the claims, such terms are intended to be inclusive in a manner similar to the term “comprise”. The terms “coupled” and “connected”, along with derivatives may be used. It should be understood that these terms may be used to indicate that two elements co-operate or interact with each other regardless whether they are in direct physical or electrical contact, or they are not in direct physical or electrical contact with each other. Also, the term “exemplary” is merely meant as an example, rather than the best or optimal. The following detailed description, therefore, is not to be taken in a limiting sense, and the scope of the present disclosure is defined by the appended claims.
The electronic device may comprise a semiconductor die or semiconductor chip, which may comprise contact elements or contact pads on one or more of its outer surfaces wherein the contact elements are electrically connected with the electrical circuit, e.g. the transistor, of the respective semiconductor die and serve for electrically connecting the semiconductor die to the outside. The contact elements may have any desired form or shape. They can, for example, have the form of lands, i.e. flat contact layers on an outer surface of the semiconductor die. The contact elements or contact pads may be made from any electrically conducting material, e.g. from a metal as aluminum, gold, or copper, for example, or a metal alloy, e.g. from aluminum and copper, or an electrically conducting organic material, or an electrically conducting semiconductor material. The contact elements may also be formed as layer stacks of one or more of the above-mentioned or further materials so as to create, for example, a stack of NiPdAu.
The examples of an electronic device may comprise an encapsulant or encapsulating material having the semiconductor chip embedded therein. The encapsulating material can be any electrically insulating material like, for example, any kind of molding material, any kind of resin material, or any kind of epoxy material, a bismaleimide, or a cyanate ester. The encapsulating material can also be a polymer material, a polyimide material, a thermoplastic material, a ceramic material, and a glass material. The encapsulating material may also comprise any of the above-mentioned materials and further include filler materials embedded therein like, for example, thermally conductive increments. These filler increments can be made of SiO, Al2O3, ZnO, AlN, BN, MgO, Si3N4, or ceramic, or a metallic material like, for example, Cu, Al, Ag, or Mo. Furthermore the filler increments may have the shape of fibers and can be made of carbon fibers or nanotubes, for example.
The electronic device 10 as shown in
and a redistribution layer (RDL) 3 comprising an RDL pad 3.1 connected with the solder ball 1, the RDL pad 3.1 comprising at least one void 3.11, the void 3.11 being disposed at least in partial in an area of the RDL pad 3.1 laterally outside of the opening of the dielectric layer 4. The RDL 3 may be disposed on a substrate 5 which can be, for example, a further dielectric layer or an encapsulation layer. More specific examples thereof will be shown and explained later.
The electronic device 10 of
The electronic device 15, as shown in
The void 3.11 acts as the stress relief structure and can be formed manifold. Different examples of voids will be presented in the following, wherein each one provides a resilient suspension of the RDL pad and thus allows for tilting and tottering of the solder ball.
With respect to the examples of an electronic device as shown in
In the following, specific features, their properties and advantages will be described, wherein these features will be described in further detail in connection with the further figures.
According to examples of the electronic devices 10 or 15 of the first aspect, the void 3.11 is disposed completely in an area of the RDL pad 3.1 laterally outside of the opening of the dielectric layer 4 or even completely laterally outside of the UBM layer pad 2. Such examples are shown in
According to examples of the electronic devices 10 or 15 of the first aspect, the void is disposed partially in an area of the RDL pad laterally outside of the opening of the dielectric layer or of the UBM layer pad and partially in an area of the RDL pad laterally inside of the opening of the dielectric layer or of the UBM layer pad. In such an example the void would be disposed in such a way that in
According to examples of the electronic devices 10 or 15 of the first aspect, the RDL pad 3.1 comprises no void in an area of the RDL pad laterally inside of the opening of the dielectric layer in
According to an example of the electronic device 15 of the first aspect, one or more of the UBM pad 2 and the RDL pad 3.1 comprises a circular form in a top view thereupon.
According to examples of the electronic devices 10 or 15 of the first aspect, the RDL pad 3.1 comprises two or more voids. According to a further example thereof, the two or more voids are formed either different, similar or identical in shape. Specific examples thereof will be shown and described in connection with some of the further Figures below.
According to examples of the electronic devices 10 or 15 of the first aspect, the RDL pad comprises two or more voids, wherein the two or more voids are all positioned at an identical radial distance from a center point of the RDL pad 3.1. In particular, the RDL pad 3.1 may comprise an essentially circular form so that the center point of the RDL pad 3.1 is given by the circle center point and the two or more voids are positioned at identical radii from the circle center point.
According to examples of the electronic devices 10 or 15 of the first aspect, the void 3.11 comprises the form of a slot, the slot comprising an elongated form having a length and a width, wherein the length is greater than the width. More specifically, the length of the slot may be at least 3 times, more specifically at least 4 times, more specifically at least 5 times the width of the slot.
According to a further example thereof, the slot comprises a width in a range from 5 μm to 100 μm. The slot may comprise a spatially constant or a variable width.
According to a further example thereof, the slot is arranged along a circular arc segment. According to a further example thereof, the circular arc segment extends over almost a complete circumference of a circle. According to another example, the circular arc segment extends over almost complete circumference of a semi-circle. According to another example, the circular arc segment extends over a complete circumference of a semi-circle. According to another example, two slots are provided, each one of which extends over almost a complete circumference of a semi-circle.
According to another example, two slots are provided, wherein each one extends over almost a complete circumference of quarter-circle.
According to examples of the electronic devices 10 and 15 of the first aspect, the one or more voids are formed and arranged such that an inner portion of the RDL pad is suspended by two torsional springs or by one cantilever spring. Examples thereof will be shown further below. By forming slots comprising spatially variable slot width it may also be possible to generate springs having spatially variable strength.
Up to now it was explained herein the general idea of introducing voids into a metallization layer on the side of the semiconductor package in order to provide relief structures. It should be mentioned at this point that this idea could in principle also be applied to the PCB on the customer side, in particular to one or more of the metallization layers which make direct or indirect electrical contact with the solder ball on the package side.
An electronic device according to a second aspect of the disclosure comprises a solder ball and a metal layer pad connected with the solder ball, the metal layer pad comprising at least one void, the void being formed as a slot, the slot comprises an elongated form arranged along a circular arc segment. According to an example thereof, the solder ball can be directly connected with the metal layer pad. Accordingly to another example thereof, the solder ball can be indirectly connected with the metal layer pad, i.e. there can be any kind of intermediate layer between them, as for example an under bump metal (UBM) layer pad.
According to an example of the electronic device of the second aspect, the electronic device further comprises a redistribution line (RDL) and the metal layer pad may be given by an RDL pad being connected with the RDL.
According to an example of the electronic device of the second aspect, the electronic device may comprise a further metal layer pad which may be given by an under bump metal (UBM) layer pad being directly connected with the solder ball. According to a further example thereof, the void is disposed at least in partial in an area of the RDL pad laterally outside of the UBM layer pad.
According to an example of the electronic device of the second aspect, the electronic device further comprises a dielectric layer comprising an opening wherein the solder ball is connected with the RDL pad or with the UBM pad through the opening. According to a further example thereof the void is disposed at least in partial in an area of the RDL pad laterally outside of the opening of the dielectric layer.
Further examples of the electronic device of the second aspect may be formed by adding further examples or features as were described above in connection with the electronic device of the first aspect or other examples of features described further below.
The further
The electronic device 20 of
The substrate 26 may comprise, for example, an encapsulation layer which may be fabricated of materials mentioned above. The encapsulation layer may encapsulate a semiconductor die or semiconductor chip which is not shown in the Figures. The substrate 26 may alternatively comprise or consist of a dielectric material or a semiconductor material of e.g. a semiconductor chip.
According to
It should be added that the void position and the void count are independent of the outer connection of the one or more RDL lines to the RDL pad. It means that in either one of the one or two sided RDL connection shown in
It should further be added that the pad 23.1 can completely or partially be enclosed by a further metal layer like copper. It means that even in the case of a one sided RDL connection such as shown in
The present disclosure also relates to a semiconductor device according to a third aspect. The semiconductor device of the third aspect comprises a substrate, a first dielectric layer disposed on the substrate, a first metal layer pad disposed on the first dielectric layer, a second dielectric layer disposed on the first metal layer pad and on the first dielectric layer, the second dielectric layer comprising an opening, a second metal layer pad disposed on the first metal pad in the opening of the second dielectric layer, and a solder ball disposed on the second metal layer pad, wherein the first metal layer pad comprises at least one void, the void being disposed at least in partial laterally outside of the opening of the second dielectric layer or even outside of the second metal layer pad, and the void being formed as a slot, the slot comprising an elongated form arranged along a circular arc segment.
Examples of a semiconductor device according to the third aspect are shown in
According to an example of the semiconductor device of the third aspect, the semiconductor device further comprises a redistribution line (RDL), wherein the first metal layer pad is part of and integral with the RDL as shown in the examples of an electronic device in
Further examples of a semiconductor device of the third aspect can be formed by combining with one or more of the examples or features as were described above in connection with an electronic device of the first aspect or the second aspect.
The present disclosure also relates to a method for fabricating an electronic device according to a fourth aspect. The method comprises providing a redistribution layer (RDL), structuring in the RDL a RDL pad, in particular one which has a circular form, and structuring at least one void in the RDL pad.
According to an example of the method of the fourth aspect, the method further comprises fabricating an under bump metal (UBM) metal pad above said RDL pad in such a way that the at least one void is disposed at least in partial in an area of the RDL pad laterally outside of the UBM.
Further examples of the method of the fourth aspect can be formed by combining with one or more of the examples or features as were described above in connection with an electronic device of the first aspect or the second aspect and a semiconductor device of the third aspect.
While the disclosure has been illustrated and described with respect to one or more implementations, alterations and/or modifications may be made to the illustrated examples without departing from the spirit and scope of the appended claims. In particular regard to the various functions performed by the above described components or structures (assemblies, devices, circuits, systems, etc.), the terms (including a reference to a “means”) used to describe such components are intended to correspond, unless otherwise indicated, to any component or structure which performs the specified function of the described component (e.g., that is functionally equivalent), even though not structurally equivalent to the disclosed structure which performs the function in the herein illustrated exemplary implementations of the disclosure.
Number | Date | Country | Kind |
---|---|---|---|
10 2017 210 654 | Jun 2017 | DE | national |
Number | Name | Date | Kind |
---|---|---|---|
3823469 | Hegarty | Jul 1974 | A |
6239703 | Friedman | May 2001 | B1 |
6551916 | Lin | Apr 2003 | B2 |
6825541 | Huang | Nov 2004 | B2 |
7098540 | Mohan | Aug 2006 | B1 |
7812462 | Gee | Oct 2010 | B2 |
8508043 | Daubenspeck | Aug 2013 | B2 |
8647974 | Topacio | Feb 2014 | B2 |
8766441 | Chang | Jul 2014 | B2 |
8791008 | Lin | Jul 2014 | B2 |
9018757 | Tsai | Apr 2015 | B2 |
9224688 | Chuang | Dec 2015 | B2 |
9349665 | Chen | May 2016 | B2 |
9355978 | Chen | May 2016 | B2 |
9472522 | Chen | Oct 2016 | B2 |
9633961 | Chen | Apr 2017 | B2 |
9633963 | Chen | Apr 2017 | B2 |
10008462 | Seo | Jun 2018 | B2 |
10037955 | Chen | Jul 2018 | B2 |
10256202 | Spry | Apr 2019 | B1 |
20020185721 | Hwang | Dec 2002 | A1 |
20060091566 | Yang | May 2006 | A1 |
20060214293 | Park | Sep 2006 | A1 |
20060237855 | Kroehnert | Oct 2006 | A1 |
20070290343 | Harada | Dec 2007 | A1 |
20080023851 | Andry | Jan 2008 | A1 |
20090001567 | Shih | Jan 2009 | A1 |
20090130840 | Wang | May 2009 | A1 |
20090160052 | Yang | Jun 2009 | A1 |
20090309216 | Jeon | Dec 2009 | A1 |
20100244188 | Mihara | Sep 2010 | A1 |
20100244239 | Bao | Sep 2010 | A1 |
20110147922 | Bezama | Jun 2011 | A1 |
20120126417 | Chiu | May 2012 | A1 |
20130147033 | Chen | Jun 2013 | A1 |
20130241052 | Chang | Sep 2013 | A1 |
20130249105 | Lin | Sep 2013 | A1 |
20140239496 | Lin | Aug 2014 | A1 |
20140252610 | Chen | Sep 2014 | A1 |
20150123269 | Chen | May 2015 | A1 |
20150243613 | Chen | Aug 2015 | A1 |
20160084887 | Beer | Mar 2016 | A1 |
20160133592 | Okumura | May 2016 | A1 |
20160254238 | Chen | Sep 2016 | A1 |
20170033064 | Chen | Feb 2017 | A1 |
20170084558 | Seo | Mar 2017 | A1 |
20170141055 | Liu | May 2017 | A1 |
20170221845 | Chen | Aug 2017 | A1 |
20170271286 | Kim | Sep 2017 | A1 |
20180026002 | Chen | Jan 2018 | A1 |
20180374769 | Fehler | Dec 2018 | A1 |
20190043822 | Falcon | Feb 2019 | A1 |
Number | Date | Country |
---|---|---|
S57-119577 | Jul 1982 | JP |
2002-280486 | Sep 2002 | JP |
Number | Date | Country | |
---|---|---|---|
20180374769 A1 | Dec 2018 | US |