This disclosure relates generally to electronic chip architectures.
Semiconductor devices, such as electronic devices, can include substrate routing that is of a lower density than some of the routing in a chip that is attached to the substrate. Such devices can include complex routing schemes especially in areas where the attached chip includes higher density routing than the routing in the substrate.
The following description and the drawings sufficiently illustrate specific embodiments to enable those skilled in the art to practice them. Other embodiments can incorporate structural, logical, electrical, process, or other changes. Portions and features of some embodiments can be included in, or substituted for, those of other embodiments. Embodiments set forth in the claims encompass all available equivalents of those claims.
Embodiments of a system and method for localized high density substrate routing in a bumpless buildup layer (BBUL) substrate are generally described herein. In one or more embodiments a device can include a bumpless buildup layer (BBUL) substrate including a first die at least partially embedded in the BBUL substrate, the first die including a first plurality of high density interconnect pads. A second die can be at least partially embedded in the BBUL substrate, the second die including a second plurality of high density interconnect pads. A high density interconnect element can be embedded in the BBUL substrate, the high density interconnect element including a third plurality of high density interconnect pads electrically coupled to the first and second plurality of high density interconnect pads
Current board design can be created by incorporating a number of heterogeneous functions, picking individual packages that implement these functions, and designing the board around the packages chosen. This approach can increase the system board area, power loss, complexity, component count, or costs over an integrated solution.
The input/output (IO) density in a package substrate can be a function of a substrate's minimum pad size, minimum trace dimensions, minimum space dimensions, or the capability of the manufacturing process. The routing density in a multichip substrate can be several orders of magnitude lower than chip level routing density. This routing density can impact cost, size, and performance of a product.
A way to reduce the size of a product can include utilizing a silicon interposer in a package to provide a high density chip to chip interconnection. Such a solution can include a higher cost due to the cost of the silicon interposer, additional assembly and process steps, and compounding yield loss.
A substrate can include a high density interconnect bridge in a BBUL package or substrate with multiple embedded dice (e.g., chips) embedded, at least partially, therein. Such a solution can eliminate a first level interconnect (FLI) die attach and use panel processing to reduce the overall cost. Such a solution can allow a high density interconnect to be situated where it would be advantageous and allow low density interconnect (e.g., routing with a substrate routing technique) where it is desired.
Substrate routing can take up a significant amount of space and can be a factor in the overall size of a die package. By including typical substrate routing techniques, which can result in less dense routing than chip routing techniques, there may not be enough space to route the die without routing through the die. Integrating a high density interconnect element in a package or substrate, such as a BBUL package or substrate, can allow for an increase in overall local routing and interconnect density of a package, thus helping to reduce size and cost. These problems may be avoided by including a high density interconnect element in the substrate. In one or more embodiments, the high density interconnect element is a silicon die interconnect bridge. In one or more embodiments, the high density interconnect element is a glass die interconnect bridge. In one or more embodiments, the high density interconnect element is a different type of chip made using chip routing technology.
Referring now to
The dice 102A-B can be analog or logic dice, or a mixture of analog and logic dice. An analog die is one that includes mostly analog components and a digital die is one that includes mostly logic gates and other logic components. The dice 102A-B can include a CPU, graphics, memory, radio, MicroElectroMechanical system (MEMS) sensor, or other type of circuitry.
The BBUL substrate 200 can include a plurality of vias 106 electrically coupling low density interconnect pads 104 between buildup layers 108A-D. The buildup layers 108 can include copper (Cu) interconnects and Ajinomoto dielectric buildup layers. The BBUL substrate can include a solder resist 112 situated on a fourth buildup layer 108D and between solder balls 110, or other electrically conductive interconnect elements.
The first die 102A can include a plurality of low density interconnect pads 104A and a plurality of high density interconnect pads 116A. The second die 102B can include a plurality of low density interconnect pads 104B and a plurality of high density interconnect pads 116B, such as shown in
A cavity 128A can be formed in the buildup layer 108A, such as to expose high density interconnect pads 116A-B, such as shown in
A cavity 128B can be formed by removing a portion of the solder resist 112, first buildup layer 108A, second buildup layer 108B, and third buildup layer 108C, such as cavity 128B shown in
A high density interconnect element 114 can be situated in the cavity 128, such as to electrically couple the dice 102A-B. The high density interconnect element 114 can be coupled using an in situ epoxy TCB, an in situ capillary underfill TCB process, a solder ball attachment, or other process, such as shown in
An example of an electronic device using one or more BBUL substrates 200 or packages with one or more high density interconnect element 114 embedded therein is included to show an example of a device application for the present disclosure.
An electronic assembly 710 is coupled to system bus 702. The electronic assembly 710 can include a circuit or combination of circuits. In one embodiment, the electronic assembly 710 includes a processor 712 which can be of any type. As used herein, “processor” means any type of computational circuit, such as but not limited to a microprocessor, a microcontroller, a complex instruction set computing (CISC) microprocessor, a reduced instruction set computing (RISC) microprocessor, a very long instruction word (VLIW) microprocessor, a graphics processor, a digital signal processor (DSP), multiple core processor, or any other type of processor or processing circuit.
Other types of circuits that can be included in electronic assembly 710 are a custom circuit, an application-specific integrated circuit (ASIC), or the like, such as, for example, one or more circuits (such as a communications circuit 714) for use in wireless devices like mobile telephones, pagers, personal data assistants, portable computers, two-way radios, and similar electronic systems. The IC can perform any other type of function.
The electronic device 700 can include an external memory 720, which in turn can include one or more memory elements suitable to the particular application, such as a main memory 722 in the form of random access memory (RAM), one or more hard drives 724, and/or one or more drives that handle removable media 726 such as compact disks (CD), digital video disk (DVD), and the like.
The electronic device 700 can also include a display device 716, one or more speakers 718, and a keyboard and/or controller 730, which can include a mouse, trackball, touch screen, voice-recognition device, or any other device that permits a system user to input information into and receive information from the electronic device 700.
In Example 1 a method of making a BBUL substrate with a high density interconnect element embedded therein includes situating a first die including a first plurality of high density interconnect pads on a substrate carrier.
In Example 2, the method of Example 1 includes situating a second die including a second plurality of high density interconnect pads on the substrate carrier.
In Example 3, the method of at least one of Examples 1-2 includes forming a first buildup layer around and over the first and second dies.
In Example 4, the method of at least one of Examples 1-3 includes forming a cavity 128 in the buildup layer such that high density interconnect pads on the first and second dice are exposed.
In Example 5, the method of at least one of Examples 1-4 includes situating the high density interconnect element in the cavity.
In Example 6, situating first and second dice of at least one of Examples 1-5 includes situating a first die including a first plurality of low density interconnect pads and a second die including a second plurality of low density interconnect pads on the substrate carrier.
In Example 7, the method of at least one of Examples 1-6 includes forming a first plurality of via holes in the first buildup layer such that at least some of the first and second pluralities of low density interconnect pads on the first and second dice are exposed.
In Example 8, the method of at least one of Examples 1-7 includes at least partially filling the first plurality of via holes in the first buildup layer with conductive material.
In Example 9, the method of at least one of Examples 1-8 includes forming a third plurality of low density interconnect pads on the at least partially filled via holes.
In Example 10, the method of at least one of Examples 1-9 includes forming a second buildup layer on the first buildup layer and the third set of low density interconnect pads.
In Example 11, the method of at least one of Examples 1-10 includes forming a second plurality of via holes in the second buildup layer; and
In Example 12, the method of at least one of Examples 1-11 includes at least partially filling the second plurality of via holes in the second buildup layer with conductive material.
In Example 13, the method of at least one of Examples 1-12 includes forming a fourth plurality of low density interconnect pads on the second plurality of via holes.
In Example 14, the method of at least one of Examples 1-13 includes situating solder resist over the second buildup layer.
In Example 15, the method of at least one of Examples 1-14 includes forming solder balls on the fourth plurality of low density interconnect pads.
In Example 16, forming the cavity in the buildup layer of at least one of Examples 1-15 includes sandblasting or laser ablating the buildup layer.
In Example 17, the method of at least one of Examples 1-16 includes filling the cavity with encapsulant.
In Example 18, situating the high density interconnect element in the cavity of at least one of Examples 1-17 includes electrically coupling high density interconnect pads on the high density interconnect element to the first and second pluralities of high density interconnect pads using an in situ capillary underfill or an in situ epoxy thermal compression bonding process.
In Example 19, a method of making a BBUL substrate with a high density interconnect element embedded therein includes situating a first die including a first plurality of high density interconnect pads on a substrate carrier.
In Example 20, the method of at least one of Examples 1-19 includes situating a second die including a second plurality of high density interconnect pads on the substrate carrier.
In Examples 21, the method of at least one of Examples 1-20 includes forming a first buildup layer around the first and second die and on the substrate carrier.
In Example 22, the method of at least one of Examples 1-21 includes situating the high density interconnect element on the first and second pluralities of high density interconnect pads.
In Example 23, the method of at least one of Examples 1-22 includes forming a second buildup layer over the first die, second die, and the first buildup layer.
In Example 24, the method of at least one of Examples 1-23 includes forming a first plurality of via holes in the second buildup layer.
In Example 25, the method of at least one of Examples 1-24 includes at least partially filling the first plurality of via holes with conductive material.
In Example 26, the method of at least one of Examples 1-25 includes forming a third plurality of low density interconnect pads over the at least partially filled first plurality of via holes.
In Example 27, the method of at least one of Examples 1-26 includes situating solder resist over the second buildup layer and around the third plurality of low density interconnect pads.
In Example 28, the method of at least one of Examples 1-27 includes forming solder balls on the third plurality of low density interconnect pads.
In Example 29, at least partially filling the first plurality of via holes with conductive material of at least one of Examples 1-28 includes at least partially filling the first plurality of via holes with copper.
In Examples 30, the method of at least one of Examples 1-29 includes removing the substrate carrier.
In Example 31, situating the high density interconnect element on the first and second pluralities of high density interconnect pads of at least one of Examples 1-32 includes electrically coupling high density interconnect pads on the high density interconnect element to the first and second dice using an in situ capillary underfill or an in situ epoxy thermal compression bonding process.
In Example 32 a device including a bumpless buildup layer (BBUL) substrate includes a first die at least partially embedded in the BBUL substrate, the first die including a first plurality of high density interconnect pads.
In Example 33, the device of at least one of Examples 1-32 includes a second die at least partially embedded in the BBUL substrate, the second die including a second plurality of high density interconnect pads.
In Example 34, the device of at least one of Examples 1-33 includes a high density interconnect element embedded in the BBUL substrate, the high density interconnect element including a third plurality of high density interconnect pads electrically coupled to the first and second plurality of high density interconnect pads.
In Example 35, the device of at least one of Examples 1-34 includes encapsulant on the high density interconnect element.
In Example 36, the device of at least one of Examples 1-35 includes at least one buildup layer formed over the high density interconnect element.
In Example 37, first and second die of at least one of Examples 1-36 are a logic die and an analog die, respectively.
In Example 38, the high density interconnect element of at least one of Examples 1-37 is a silicon die interconnect bridge or a glass die interconnect bridge.
In Example 39, the first die of at least one of Examples 1-38 includes a plurality of low density interconnect pads electrically connected to a bus of the BBUL substrate.
In Example 40, the second die of at least one of Examples 1-39 includes a plurality of low density interconnect pads electrically connected to the bus of the BBUL substrate.
In Example 41, the bus of at least one of Examples 1-40 is a power bus or a ground bus.
The above description of embodiments includes references to the accompanying drawings, which form a part of the description of embodiments. The drawings show, by way of illustration, specific embodiments in which the invention can be practiced. These embodiments are also referred to herein as “examples.” Such examples can include elements in addition to those shown or described. However, the present inventors also contemplate examples in which only those elements shown or described are provided. Moreover, the present inventors also contemplate examples using any combination or permutation of those elements shown or described (or one or more aspects thereof), either with respect to a particular example (or one or more aspects thereof), or with respect to other examples (or one or more aspects thereof) shown or described herein.
In this document, the terms “a” or “an” are used, as is common in patent documents, to include one or more than one, independent of any other instances or usages of “at least one” or “one or more.” In this document, the term “or” is used to refer to a nonexclusive or, such that “A or B” includes “A but not B,” “B but not A,” and “A and B,” unless otherwise indicated. In this document, the terms “including” and “in which” are used as the plain-English equivalents of the respective terms “comprising” and “wherein.” Also, in the following claims, the terms “including” and “comprising” are open-ended, that is, a system, device, article, composition, formulation, or process that includes elements in addition to those listed after such a term in a claim are still deemed to fall within the scope of that claim. Moreover, in the following claims, the terms “first,” “second,” and “third,” etc. are used merely as labels, and are not intended to impose numerical requirements on their objects.
The above description is intended to be illustrative, and not restrictive. For example, the above-described examples (or one or more aspects thereof) can be used in combination with each other. Other embodiments can be used such as by one of ordinary skill in the art upon reviewing the above description. The Abstract is provided to comply with 37 C.F.R. §1.72(b), to allow the reader to quickly ascertain the nature of the technical disclosure. It is submitted with the understanding that it will not be used to interpret or limit the scope or meaning of the claims. Also, in the above description of embodiments, various features can be grouped together to streamline the disclosure. This should not be interpreted as intending that an unclaimed disclosed feature is essential to any claim. Rather, inventive subject matter can lie in less than all features of a particular disclosed embodiment. Thus, the following claims are hereby incorporated into the description of embodiments, with each claim standing on its own as a separate embodiment, and it is contemplated that such embodiments can be combined with each other in various combinations or permutations. The scope of the invention should be determined with reference to the appended claims, along with the full scope of equivalents to which such claims are entitled.
This application is a continuation of and claims the benefit of priority to U.S. patent application Ser. No. 14/663,689, filed on Mar. 20, 2015, which is a divisional of and claims the benefit of priority to U.S. patent application Ser. No. 13/707,159, filed on Dec. 6, 2012, all of which are hereby incorporated by reference in their entirety.
Number | Name | Date | Kind |
---|---|---|---|
5102829 | Cohn | Apr 1992 | A |
5111278 | Eichelberger | May 1992 | A |
5241456 | Marcinkiewicz | Aug 1993 | A |
5497033 | Fillion et al. | Mar 1996 | A |
5664772 | Auerbach et al. | Sep 1997 | A |
5703400 | Wojnarowski et al. | Dec 1997 | A |
5745984 | Cole, Jr. et al. | May 1998 | A |
5903052 | Chen et al. | May 1999 | A |
6154366 | Ma et al. | Nov 2000 | A |
6229203 | Wojnarowski | May 2001 | B1 |
6271469 | Ma et al. | Aug 2001 | B1 |
6495914 | Sekine et al. | Dec 2002 | B1 |
6506632 | Cheng et al. | Jan 2003 | B1 |
7042081 | Wakisaka et al. | May 2006 | B2 |
7189596 | Mu | Mar 2007 | B1 |
7659143 | Tang et al. | Feb 2010 | B2 |
7777351 | Berry et al. | Aug 2010 | B1 |
7851894 | Scanlan | Dec 2010 | B1 |
7851905 | Chrysler et al. | Dec 2010 | B2 |
7880489 | Eldridge et al. | Feb 2011 | B2 |
8064224 | Mahajan et al. | Nov 2011 | B2 |
8093704 | Palmer et al. | Jan 2012 | B2 |
8227904 | Braunisch et al. | Jul 2012 | B2 |
8319338 | Berry et al. | Nov 2012 | B1 |
8345441 | Crisp et al. | Jan 2013 | B1 |
8461036 | Wu | Jun 2013 | B2 |
8482111 | Haba | Jul 2013 | B2 |
8558395 | Khan et al. | Oct 2013 | B2 |
8565510 | Cohn et al. | Oct 2013 | B2 |
8823144 | Khan et al. | Sep 2014 | B2 |
8823158 | Oh et al. | Sep 2014 | B2 |
8866308 | Roy et al. | Oct 2014 | B2 |
8883563 | Haba et al. | Nov 2014 | B1 |
8912670 | Teh et al. | Dec 2014 | B2 |
9136236 | Starkston et al. | Sep 2015 | B2 |
9159690 | Chiu et al. | Oct 2015 | B2 |
9171816 | Teh | Oct 2015 | B2 |
9190380 | Teh et al. | Nov 2015 | B2 |
9269701 | Starkston et al. | Feb 2016 | B2 |
20020070443 | Mu et al. | Jun 2002 | A1 |
20030144405 | Lewin et al. | Jul 2003 | A1 |
20030222344 | Hosoyamada et al. | Dec 2003 | A1 |
20050067688 | Humpston | Mar 2005 | A1 |
20050098891 | Wakabayashi et al. | May 2005 | A1 |
20050230835 | Sunohara et al. | Oct 2005 | A1 |
20060046468 | Akram et al. | Mar 2006 | A1 |
20060087036 | Yang | Apr 2006 | A1 |
20060097379 | Wang | May 2006 | A1 |
20060226527 | Hatano et al. | Oct 2006 | A1 |
20060286301 | Murata et al. | Dec 2006 | A1 |
20070128855 | Cho et al. | Jun 2007 | A1 |
20070138644 | Mcwilliams et al. | Jun 2007 | A1 |
20070148819 | Haba et al. | Jun 2007 | A1 |
20070205496 | Haba et al. | Sep 2007 | A1 |
20080054448 | Lu et al. | Mar 2008 | A1 |
20080315398 | Lo et al. | Dec 2008 | A1 |
20090045524 | Mohammed et al. | Feb 2009 | A1 |
20100072598 | Oh et al. | Mar 2010 | A1 |
20110210443 | Hart et al. | Sep 2011 | A1 |
20110228464 | Guzek | Sep 2011 | A1 |
20110233764 | Chang et al. | Sep 2011 | A1 |
20120161331 | Gonzalez et al. | Jun 2012 | A1 |
20130249116 | Mohammed et al. | Sep 2013 | A1 |
20140091445 | Teh et al. | Apr 2014 | A1 |
20140091474 | Starkston | Apr 2014 | A1 |
20140159228 | Teh et al. | Jun 2014 | A1 |
20140264791 | Manusharow | Sep 2014 | A1 |
20140332946 | Oh et al. | Nov 2014 | A1 |
20140367848 | Chi et al. | Dec 2014 | A1 |
20150084192 | Chiu et al. | Mar 2015 | A1 |
20150084210 | Chiu | Mar 2015 | A1 |
20150104907 | Teh et al. | Apr 2015 | A1 |
20150194406 | Teh et al. | Jul 2015 | A1 |
20150236681 | We et al. | Aug 2015 | A1 |
20150340353 | Starkston et al. | Nov 2015 | A1 |
Number | Date | Country |
---|---|---|
104025289 | Sep 2014 | CN |
104952838 | Sep 2015 | CN |
102011053161 | Mar 2012 | DE |
112013000494 | Oct 2014 | DE |
102014003462 | Sep 2015 | DE |
20110123297 | Nov 2011 | KR |
20120014099 | Feb 2012 | KR |
20130007049 | Jan 2013 | KR |
200409324 | Jun 2004 | TW |
343241 | Oct 2008 | TW |
201535667 | Sep 2015 | TW |
WO-0215266 | Feb 2002 | WO |
WO-2014051714 | Apr 2014 | WO |
Entry |
---|
“U.S. Appl. No. 15/049,500, Preliminary Amendment filed Mar. 23, 2016”, 6 pgs. |
“Taiwanese Application Serial No. 103107035, Response filed Jan. 12, 2016 to Office Action mailed Oct. 23, 2015”, w/English Claims, 15 pgs. |
“U.S. Appl. No. 13/630,297, Non Final Office Action mailed Mar. 3, 2015”, 11 pgs. |
“U.S. Appl. No. 13/630,297, Notice of Allowance mailed May 8, 2015”, 8 pgs. |
“U.S. Appl. No. 13/630,297, Response filed Apr. 22, 2015 to Non Final Office Action mailed Mar. 3, 2015”, 9 pgs. |
“U.S. Appl. No. 13/630,297, Response filed Nov. 12, 2014 to Restriction Requirement mailed Sep. 12, 2014”, 9 pgs. |
“U.S. Appl. No. 13/630,297, Restriction Requirement mailed Sep. 12, 2014”, 7 pgs. |
“U.S. Appl. No. 13/631,205, Notice of Allowance mailed Aug. 1, 2014”, 11 pgs. |
“U.S. Appl. No. 13/631,205, Preliminary Amendment filed Dec. 12, 2012”, 3 pgs. |
“U.S. Appl. No. 13/631,205, Response filed Jun. 30, 2014 to Restriction Requirement mailed Apr. 29, 2014”, 6 pgs. |
“U.S. Appl. No. 13/631,205, Restriction Requirement mailed Apr. 29, 2014”, 6 pgs. |
“U.S. Appl. No. 13/707,159, Non Final Office Action mailed Dec. 5, 2014”, 6 pgs. |
“U.S. Appl. No. 13/707,159, Notice of Allowance mailed Feb. 20, 2015”, 7 pgs. |
“U.S. Appl. No. 13/707,159, Notice of Allowance mailed Jun. 10, 2015”, 7 pgs. |
“U.S. Appl. No. 13/707,159, Response filed Jan. 19, 2015 to Non Final Office Action mailed Dec. 5, 2014”, 8 pgs. |
“U.S. Appl. No. 13/707,159, Response filed Aug. 19, 2014 to Restriction Requirement mailed Jun. 19, 2014”, 7 pgs. |
“U.S. Appl. No. 13/707,159, Restriction Requirement mailed Jun. 19, 2014”, 5 pgs. |
“U.S. Appl. No. 14/036,719, Non Final Office Action mailed Oct. 1, 2015”, 8 pgs. |
“U.S. Appl. No. 14/036,719, Respnse filed Jul. 2, 2015 to Restriction Requirement mailed May 7, 2015”, 6 pgs. |
“U.S. Appl. No. 14/036,719, Restriction Requirement mailed May 7, 2015”, 5 pgs. |
“U.S. Appl. No. 14/036,755, Examiner Interview Summary mailed Feb. 5, 2015”, 3 pgs. |
“U.S. Appl. No. 14/036,755, Examiner Interview Summary mailed May 20, 2015”, 3 pgs. |
“U.S. Appl. No. 14/036,755, Final Office Action mailed Apr. 1, 2015”, 15 pgs. |
“U.S. Appl. No. 14/036,755, Non Final Office Action mailed Dec. 5, 2014”, 16 pgs. |
“U.S. Appl. No. 14/036,755, Notice of Allowability mailed Aug. 24, 2015”, 2 pgs. |
“U.S. Appl. No. 14/036,755, Notice of Allowance mailed Jun. 5, 2015”, 5 pgs. |
“U.S. Appl. No. 14/036,755, Response filed Feb. 6, 2015 to Non Final Office Action mailed Dec. 5, 2014”, 15 pgs. |
“U.S. Appl. No. 14/036,755, Response filed May 15, 2015 to Final Office Action mailed Apr. 1, 2015”, 9 pgs. |
“U.S. Appl. No. 14/036,755, Response filed Sep. 17, 2014 to Restriction Requirement mailed Jul. 17, 2014”, 7 pgs. |
“U.S. Appl. No. 14/036,755, Restriction Requirement mailed Jul. 17, 2014”, 6 pgs. |
“U.S. Appl. No. 14/036,755, Supplemental Notice of Allowability mailed Jul. 15, 2015”, 2 pgs. |
“U.S. Appl. No. 14/036,755, Supplemental Notice of Allowability mailed Sep. 3, 2015”, 2 pgs. |
“U.S. Appl. No. 14/570,785, Non Final Office Action mailed Feb. 26, 2015”, 7 pgs. |
“U.S. Appl. No. 14/570,785, Notice of Allowance mailed May 28, 2015”, 8 pgs. |
“U.S. Appl. No. 14/570,785, Response May 14, 2015 to Non Final Office Action mailed Feb. 26, 2015”, 5 pgs. |
“U.S. Appl. No. 14/663,689, Non Final Office Action mailed Apr. 24, 2015”, 6 pgs. |
“U.S. Appl. No. 14/663,689, Notice of Allowance mailed Jun. 23, 2015”, 5 pgs. |
“U.S. Appl. No. 14/663,689, Response filed Jun. 4, 2015 to Non Final Office Action mailed Apr. 24, 2015”, 7 pgs. |
“U.S. Appl. No. 14/818,902, Notice of Allowance mailed Oct. 15, 2015”, 9 pgs. |
“U.S. Appl. No. 14/818,902, Preliminary Amendment filed Aug. 6, 2015”, 7 pgs. |
“German Application Serial No. 102014003462.3, Response filed Apr. 8, 2015 Office Action mailed Dec. 3, 2014”, W/ English Claims, 22 pgs. |
“Germany Application No. 102014003462.3, Office Action mailed Dec. 3, 2014”, W/English Translation, 19 pgs. |
“International Application Serial No. PCT/US2013/044001, International Preliminary Report on Patentability mailed Apr. 9, 2015”, 8 pgs. |
“International Application Serial No. PCT/US2013/044001, International Search Report mailed Aug. 27, 2013”, 3 pgs. |
“International Application Serial No. PCT/US2013/044001, Written Opinion mailed Aug. 27, 2013”, 6 pgs. |
“Korean Application Serial No. 2014-0030620, Office Action mailed by May 7, 2015”, W/English Translation, 9 pgs. |
“Korean Application Serial No. 2014-0030620, Response filed Jul. 7, 2015 to Office Action mailed by May 7, 2015”, w/ English Claims, 31 pgs. |
“Taiwanese Application Serial No. 103107035, Office Action mailed Oct. 23, 2015”, w/ English Translation, 7 pgs. |
Braunisch, Henning, et al., “High-speed performance of Silicon Bridge die-to-die interconnects”, Electrical Performance of Electronic Packaging and Systems (EPEPS), IEEE 20th Conference, (Oct. 23, 2011), 95-98. |
Kumagai, K. et al., “A silicon interposer BGA package with Cu-filled TSV and multi-layer Cu-plating interconnect”, Proc. IEEE Electronic Components and Technol. Conf. (ECTC), Lake Buena Vista, FL, (May 27-30, 2008), 571-576. |
Sunohara, M, et al., “Silicon Interposer with TSVs (through silicon vias) and fine multilayer wiring”, Proc. IEEE Electronic Components and Technol. Conf. (ECTC), (May 27-30, 2008), 847-852. |
Towle, Steven N., et al., “Bumpless Build-Up Layer Packaging”, (2001), 7 pgs. |
Number | Date | Country | |
---|---|---|---|
20160079196 A1 | Mar 2016 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 13707159 | Dec 2012 | US |
Child | 14663689 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 14663689 | Mar 2015 | US |
Child | 14922425 | US |