Claims
- 1. A semiconductor device comprising:an insulating substrate have a first main face which is sealed with a sealing material; at least a set of input and output electrode patterns provided on said first main face, and said input and output electrode patterns being separated from each other; at least a ground electrode pattern having a ground potential, and said ground electrode pattern being separated from said input and output electrode patterns; at least an electrically conductive pattern extending over an inter-region between said input and output electrode patterns, and said electrically conductive pattern being separated from said input and output electrode patterns, and said electrically conductive pattern being electrically connected to said ground electrode pattern, so that said electrically conductive pattern has a ground potential; and a plurality of through holes filled with an electrically conductive material, and said through holes being in contact with said electrically conductive pattern and being positioned between via holes connected with said input and output electrode patterns.
- 2. The device as claimed in claim 1, wherein said ground electrode pattern comprises a chip mounting electrode, on which a semiconductor chip is mounted.
- 3. The semiconductor device as claimed in claim 1, further comprising a bonding wire connecting said pair of input and output electrode patterns to one another, said bonding wire crossing over said at least one electrically conductive pattern and not crossing over any of said plurality of input and output electrode patterns other than the connected pair of input and output electrode patterns.
Priority Claims (1)
Number |
Date |
Country |
Kind |
2000-122643 |
Apr 2000 |
JP |
|
Parent Case Info
This application is a division of application Ser. No. 09/840,141, filed on Apr. 24, 2001, now abandoned the entire contents of which are hereby incorporated by reference.
US Referenced Citations (4)