Claims
- 1. A high-density circuit module comprising:
a first flex circuit having first and second conductive layers between which conductive layers is an intermediate layer, the first and second conductive layers being interior to first and second outer layers of the first flex circuit, the second conductive layer having upper and lower flex contacts, the upper flex contacts being accessible through second CSP windows through the second outer layer and the lower flex contacts being accessible through first CSP windows through the first outer layer, the first conductive layer and the intermediate layer, the lower flex contacts being further accessible through module contact windows through the second outer layer; a second flex circuit having first and second conductive layers between which conductive layers is an intermediate layer, the first and second conductive layers being interior to first and second outer layers of the second flex circuit, the second conductive layer having upper and lower flex contacts, the upper flex contacts being accessible through second CSP windows through the second outer layer and the lower flex contacts being accessible through first CSP windows through the first outer layer and the first conductive layer and the intermediate layer, the lower flex contacts being further accessible through module contact windows through the second outer layer; a first CSP having first and second lateral sides and upper and lower major surfaces with CSP contacts along the lower major surface, the CSP contacts of the first CSP passing through the first CSP windows of the first and second flex circuits to contact the lower flex contacts of the first and second flex circuits; a second CSP having first and second lateral sides and upper and lower major surfaces with CSP contacts along the lower major surface, the CSP contacts of the second CSP passing through the second CSP windows of the first and second flex circuits to contact the upper flex contacts of the first and second flex circuits; a form standard disposed above the upper major surface of the first CSP, the form standard having a lateral extent greater than the lateral distance presented by the upper major surface of the first CSP above which it is disposed, portions of the first and second flex circuits being disposed above the form standard disposed above the upper major surface of the first CSP to place the upper flex contacts of the first and second flex circuits above the form standard and below the second CSP; and a set of module contacts passing through the module contact windows to contact the lower flex contacts of the first and second flex circuits.
- 2. The high-density circuit module of claim 1 in which the form standard is comprised of metal.
- 3. The high-density circuit module of claim 1 in which the form standard is comprised of copper.
- 4. The high-density circuit module of claim 1 in which a ground set of the upper flex contacts and a ground set of the lower flex contacts connect ground-conductive CSP contacts of the first and second CSPs to the first conductive layer.
- 5. The high-density circuit module of claim 4 in which:
a data set of the CSP contacts of the first CSP express an n-bit datapath; a data set of the CSP contacts of the second CSP express an n-bit datapath; and a data set of module contacts comprised of selected ones of the set of module contacts and a set of supplemental module contacts, and the data set of module contacts expresses a 2n-bit datapath that combines the n-bit datapath of the data set of the CSP contacts of the first CSP and the n-bit datapath of the data set of the CSP contacts of the second CSP.
- 6. The high-density circuit module of claim 4 in which the ground set of the upper flex contacts and the ground set of the lower flex contacts are connected to the first conductive layer with vias.
- 7. The high-density circuit module of claim 6 in which the ground set of lower flex contacts are connected to the first conductive layer with vias that are off-pad.
- 8. The high-density circuit module of claims 1 or 4 in which the second conductive layer comprises at least one demarked voltage plane and a voltage set of the upper flex contacts and a voltage set of the lower flex contacts connect voltage conductive CSP contacts of the first and second CSPs to one of the at least one voltage planes.
- 9. A high-density circuit module comprising:
a first packaged integrated circuit having a first and a second edge, the edges bounding upper and lower major surfaces to delineate a lateral extent for the upper major surface; a second packaged integrated circuit; a form standard disposed between the first and second integrated circuits, the form standard having a lateral extent greater than the lateral extent of the upper major surface of the first packaged integrated circuit; a flex circuit connecting the first and second packaged integrated circuits and disposed to place a first portion of the flex circuit beneath the lower major surface of the first integrated circuit and a second portion of the flex circuit above the form standard disposed between the first and second integrated circuits.
- 10. The high-density circuit module of claim 9 in which the flex circuit comprises:
first and second outer layers; and first and second conductive layers, between which there is an intermediate layer, the first and second conductive layers and the intermediate layer being interior to the first and second outer layers, the second conductive layer having demarked first and second flex contacts, the first flex contacts being accessible through first windows through the second outer layer and the second flex contacts being accessible through second windows through the first outer layer, the first conductive layer, and the intermediate layer, the first flex contacts in electrical connection with the first packaged integrated circuit and the second flex contacts in electrical connection with the second packaged integrated circuit.
- 11. The high-density circuit module of claim 9 in which the flex circuit comprises a conductive layer that expresses first and second flex contacts for connection of the first and second integrated circuits respectively.
- 12. A high-density circuit module comprising:
a first flex circuit having first and second flex contacts; a second flex circuit having first and second flex contacts; a first CSP having CSP contacts, the CSP contacts of the first CSP contacting the first flex contacts of each of the first and second flex circuits; a form standard disposed between the first and second CSPs; a second CSP having CSP contacts, the first CSP being disposed above the form standard and the second CSP and the CSP contacts of the second CSP contacting the second flex contacts of each of the first and second flex circuits; and a set of module contacts in contact with the second flex contacts.
- 13. A high-density circuit module comprising:
a first flex circuit having first and second flex contacts; a second flex circuit having first and second flex contacts; a first CSP having CSP contacts in contact with the second flex contacts of each of the first and second flex circuits; a form standard disposed between the first and second CSPs; a second CSP having CSP contacts, the first CSP being disposed above the form standard and the second CSP and the CSP contacts of the second CSP contacting the first flex contacts of each of the first and second flex circuits; and a set of module contacts in contact with the first flex contacts.
- 14. A high-density circuit module comprising:
a first CSP having an upper and a lower major surface and a set of CSP contacts along the lower major surface; a second CSP having first and second lateral edges and upper and lower major surfaces and a set of CSP contacts along the lower major surface, the first and second lateral edges delineating an extent of the upper major surface of the second CSP; a form standard disposed above the upper surface of the second CSP and the form standard having an extent greater than the extent of the upper major surface of the second CSP; and a flex circuit.
- 15. The high-density circuit module of claim 14 in which the flex circuit has first and second conductive layers.
- 16. A high-density circuit module comprising:
a first CSP having an upper and a lower major surface and a set of CSP contacts along the lower major surface; a second CSP having first and second lateral edges and upper and lower major surfaces and a set of CSP contacts along the lower major surface, the first and second lateral edges delineating an extent of the upper major surface of the second CSP; a form standard disposed above the upper surface of the second CSP and the form standard having an extent greater than the extent of the upper major surface of the second CSP; and a pair of flex circuits.
- 17. The high-density circuit module of claim 16 in which the pair of flex circuits have first and second conductive layers.
- 18. The high-density circuit module of claim 16 in which:
a chip-enable module contact is connected to a chip select CSP contact of the first CSP.
- 19. The high-density circuit module of claim 16 in which portions of each flex circuit of the flex circuit pair are wrapped about the form standard.
- 20. The high-density circuit module of claim 16 in which the form standard is thermally conductive material.
- 21. The high-density circuit module of claim 17 in which the first CSP expresses an n-bit datapath and the second CSP expresses an n-bit datapath, each of the flex circuits of the flex circuit pair having supplemental lower flex contacts which, in combination with lower flex contacts, provide connection for a set of module contacts and a set of supplemental module contacts to express a 2n-bit module datapath that combines the n-bit datapath expressed by the first CSP and the n-bit datapath expressed by the second CSP.
- 22. A high-density circuit module comprising:
a first CSP having first and second major surfaces with a plurality of CSP contacts along the first major surface; a second CSP having first and second major surfaces with a plurality of CSP contacts along the first major surface, a form standard, the first CSP being disposed above the form standard and the second CSP; a pair of flex circuits, each of which has an outer layer and an inner layer and first and second conductive layers between which conductive layers there is an intermediate layer, the second conductive layer having demarked a plurality of upper and lower flex contacts and a voltage plane, a first set of said plurality of upper and lower flex contacts being connected to the voltage plane, a second set of said plurality of upper and lower flex contacts being connected to the first conductive layer, and a third set of said plurality of upper and lower flex contacts being comprised of selected ones of upper flex contacts that are connected to corresponding selected ones of lower flex contacts, the plurality of CSP contacts of the first CSP being in contact with the upper flex contacts and the plurality of CSP contacts of the second CSP being in contact with the lower flex contacts; and a set of module contacts in contact with the lower flex contacts.
- 23. The high density circuit module of claim 22 in which the first and second CSPs are memory circuits.
- 24. The high-density circuit module of claim 22 in which:
a data set of the plurality of CSP contacts of the first CSP express an n-bit datapath; a data set of the plurality of CSP contacts of the second CSP express an n-bit datapath:
each of the flex circuits of the pair of flex circuits has supplemental lower flex contacts which, in combination with the lower flex contacts, provide connection for the set of module contacts and a set of supplemental module contacts to express a 2n-bit module datapath that combines the n-bit datapath expressed by the data set of the plurality of CSP contacts of the first CSP and the n-bit datapath expressed by the data set of the plurality of CSP contacts of the second CSP.
- 25. The high-density circuit module of claim 22 in which the second set of said plurality of upper and lower flex contacts is connected to the first conductive layer with vias that pass through the intermediate layer.
- 26. The high-density circuit module of claim 25 in which the second set of said plurality of upper and lower flex contacts is comprised of upper flex contacts connected to the first conductive layer with on-pad vias.
- 27. The high-density circuit module of claim 25 in which the second set of said plurality of upper and lower flex contacts is comprised of lower flex contacts connected to the first conductive layer with off-pad vias.
- 28. A memory access system comprising:
a memory expansion board; a high-density circuit module comprised of first and second integrated circuits, the high-density circuit module being mounted on the memory expansion board; a switching multiplexer mounted on the memory expansion board, the switching multiplexer for switching data lines between the first and second integrated circuits; and a decode logic circuit for decoding chip selection signals from a control circuit and providing a switching multiplexer control signal.
- 29. A memory access system comprising:
a high-density circuit module comprised of plural integrated circuits; a switch for connecting a datapath to one of the plural integrated circuits of the high-density circuit module; a decode logic for generating a control signal that causes the switch to connect the datapath to one of the plural integrated circuits in response to a combination signal comprised of a clock signal and a chip select signal.
- 30. The memory access system of claim 29 in which the plural integrated circuits of the high-density circuit module number four.
- 31. The memory access system of claim 29 in which the plural integrated circuit of the high-density circuit module number two.
- 32. The memory access system of claim 29 in which the high-density circuit module is devised in accordance with claim 16.
- 33. The memory access system of claim 29 in which the high-density circuit module is devised in accordance with claim 1.
- 34. A memory access system comprising:
plural memory expansion boards each populated with plural high-density circuit modules, each of which plural high-density circuit modules being comprised of plural integrated circuits; plural multiplexers mounted upon each of the plural memory expansion boards, the plural multiplexers for making connections between a datapath and single ones of the plural integrated circuits comprising the high-density circuit modules; decode logic on each of the plural memory expansion boards, the decode logic for generating a control signal in response to a combination signal comprised of a clock signal and a chip select signal, the control signal causing at least one of the plural multiplexers to connect a particular datapath to a particular one of the plural integrated circuits.
- 35. The memory access system of claim 34 in which the multiplexers are FET multiplexers.
- 36. The memory access system of claim 34 in which the plural high-density circuit modules are devised in accordance with claim 16.
- 37. The memory access system of claim 34 in which the plural high-density circuit modules are devised in accordance with claim 1.
- 38. The memory access system of claim 34 in which the plural high-density circuit modules are comprised of four integrated circuits.
- 39. The memory access system of claim 34 in which the plural high-density circuit modules are comprised from two integrated circuits.
- 40. The memory access system of claim 38 in which the four integrated circuits are CSPs.
- 41. The memory access system of claim 39 in which the two integrated circuits are CSPs.
RELATED APPLICATIONS
[0001] This application is a continuation-in-part of U.S. patent application Ser. No. 10/005,581, filed Oct. 26, 2001 pending, which is hereby incorporated by reference.
Continuation in Parts (1)
|
Number |
Date |
Country |
| Parent |
10005581 |
Oct 2001 |
US |
| Child |
10453398 |
Jun 2003 |
US |