This application represents the national stage entry of PCT International Application No. PCT/DE2012/000068 on Jan. 30, 2012 and claims the benefit of German Patent Application No. 10 2011 010 161.6 filed Feb. 2, 2011. The contents of both of these applications are hereby incorporated by reference as if set forth in their entirety herein.
The present invention relates to a method for electrically contacting terminal faces of two substrates, wherein the first substrate with its terminal faces facing the second substrate is electrically and mechanically connected directly to the terminal faces of the second substrate and the terminal faces of the first substrate are provided with a soldering agent coating. For forming a chip module, in particular, the first substrate can be a chip and the second substrate can be a carrier substrate, wherein the chip is contacted face down with its chip terminal faces against the substrate terminal faces.
Furthermore, the invention relates to a device for performing a second phase of the method according to the invention.
From the generic state of the art, methods for the direct mounting of semiconductor chips on carrier substrates are known. There are, for example, methods in which the unpackaged chip is fixed directly on the carrier substrate or on a printed circuit board with its terminal faces facing the carrier substrate and with soldering agents (solder balls) previously applied to the terminal faces of the chip. For this purpose, the soldering agent coating is re-melted during reflow soldering in a soldering furnace and forms a connection with the terminal faces of the carrier substrate. Methods of this type are highly complex in terms of their process flow as well as regarding the required apparatuses.
Therefore, it is the object of the present invention to propose a method and a device for the implementation thereof which technically simplify the process of electrically contacting terminal faces of two substrates, in particular of semiconductor components with carrier substrates, and thus to improve economic efficiency.
The method according to the invention takes place in two successive phases, wherein, in phase I, the chip is positioned with its terminal faces against the terminal faces of the substrate, and the chip terminal faces and/or the substrate terminal faces are provided with a soldering agent coating. In phase I, laser energy is applied to the chip at the rear in such a manner that the soldering agent is melted or partially melted at least to such an extent so as to enable a fixation of the chip on the substrate, wherein, simultaneously, a leveling or a uniform flattening of the soldering agent coatings provided on the chip terminal faces or on the substrate terminal faces takes place so that a contact is formed between all chip terminal faces and substrate terminal faces.
Following phase I, the component arrangement formed by the chip and the substrate is disposed in a housing, which is realized in such a manner that during a reflow of the solder material coating, a flux medium is applied to the component arrangement, the flux medium being in particular gaseous and preferably consisting of a mixture of nitrogen and formic acid. It is particularly advantageous if the housing is formed such that a flowing of the medium through the housing interior takes place, wherein, simultaneously with the application, a reflow takes place due to the application of laser energy to the chip at the rear, similarly to the previously described phase I.
Following the application of the flux medium, which enables in particular a breaking of an oxide layer which may have formed on the soldering agent coating in phase I, a process of rinsing the housing interior takes place, for which exclusively a protective gas is preferably utilized.
Further advantageous implementation features result from the following description and the drawing, which illustrates a preferred embodiment of the invention using an example.
The FIGURE shows a schematic illustration of the device according to the invention.
In the FIGURE, a device for implementing the method is illustrated during phase II after the afore-described fixation of the chip on the substrate has taken place in phase I, which is not illustrated here. Once phase I has been completed, the component arrangement is brought into the position illustrated in the FIGURE, in which position it is located below the housing 3, and then the housing 3 is lowered onto the component arrangement as illustrated in the FIGURE.
In phase II, the component arrangement formed by the chip 6 and the substrate 7 is located in the interior of a housing 3, which is sealed against the outside by a seal 2 closing with the carrier table 1. In a wall otherwise substantially gas-tight against the environment, the housing 3 has an inlet opening 8 and an outlet opening 9, which enable a flow-through, respectively a rinsing or flooding of the housing interior with a gaseous medium. The housing wall, which is arranged substantially parallel to a rear side of the chip 6, is formed by a glass plate or a transparent plate, which enables an application of laser energy 5 to the chip at the rear, the laser radiation being focused corresponding to the dimensions of the rear side of the chip 6 so as to avoid a direct introduction of heat or energy into the substrate 7. The application of laser energy 5 to the chip 6 at the rear causes a reflow of the soldering agent coating 10 arranged between the chip terminal faces and the substrate terminal faces while a flux medium is flowing through the housing interior, the flux medium in the present case being formed by a mixture of nitrogen and formic acid. For forming said gas mixture, for example, a nitrogen flow can be guided over the surface of a formic acid bath outside of the housing 3 so that the vapor of the formic acid, which is carried along, blends with the nitrogen before flowing into the housing 3. After the reflow has taken place, meaning in particular after laser energy has been applied to the rear side of the chip, a preferably pure protective gas flow flows through or rinses the interior of the housing 3, a nitrogen flow being preferably used here, so as to avoid flux medium depositions, meaning in particular depositions of formic acid, on the component arrangement 6/7.
Instead of the formic acid mentioned as an example here, any gaseous flux medium which has comparable effects can basically be used.
In deviation from the illustration of the component arrangement exemplarily illustrated in the FIGURE as a combination of a chip 6 and a substrate 7, it is also possible to implement the method according to the invention on a wafer level, i.e. for connecting two wafers.
Furthermore, in deviation from the chosen illustration, it is also possible to not only connect a chip and a substrate or to melt soldering agent coatings or deposits arranged between the substrate terminal faces and the chip terminal faces in a reflow process, but also to connect stacked arrangements of chips, comprising a plurality of chips arranged one on top of the other, to a substrate.
Number | Date | Country | Kind |
---|---|---|---|
10 2011 010 161 | Feb 2011 | DE | national |
Filing Document | Filing Date | Country | Kind | 371c Date |
---|---|---|---|---|
PCT/DE2012/000068 | 1/30/2012 | WO | 00 | 10/18/2013 |
Publishing Document | Publishing Date | Country | Kind |
---|---|---|---|
WO2012/103868 | 8/9/2012 | WO | A |
Number | Name | Date | Kind |
---|---|---|---|
3486223 | Butera | Dec 1969 | A |
4278867 | Tan | Jul 1981 | A |
5227604 | Freedman | Jul 1993 | A |
5302801 | Kanda | Apr 1994 | A |
5829125 | Fujimoto | Nov 1998 | A |
6394158 | Momeni | May 2002 | B1 |
20020130164 | Matsuki | Sep 2002 | A1 |
20030217996 | Steur | Nov 2003 | A1 |
20050274704 | Oohashi | Dec 2005 | A1 |
20080268571 | Kim | Oct 2008 | A1 |
20090045444 | Huebner | Feb 2009 | A1 |
20090155955 | Liang | Jun 2009 | A1 |
20100320258 | Sawada | Dec 2010 | A1 |
20110076801 | Aoki et al. | Mar 2011 | A1 |
Number | Date | Country |
---|---|---|
459316 | Jul 1968 | CH |
101939832 | Jan 2011 | CN |
4443822 | Jun 1996 | DE |
69401108 | Apr 1997 | DE |
60219779 | Dec 2007 | DE |
0 315 000 | May 1989 | EP |
3-138090 | Jun 1991 | JP |
6-77638 | Mar 1994 | JP |
H06170521 | Jun 1994 | JP |
H06262743 | Sep 1994 | JP |
H0774209 | Mar 1995 | JP |
2000174059 | Jun 2000 | JP |
2001-156436 | Jun 2001 | JP |
2002210555 | Jul 2002 | JP |
2002361472 | Dec 2002 | JP |
2005294823 | Oct 2005 | JP |
2011003765 | Jan 2011 | JP |
2005005088 | Jan 2005 | WO |
Entry |
---|
State Intellectual Property Office of People's Republic of China, First Office Action and Search Report, Application No. 201280007342.5, Aug. 28, 2015, 13 pages. |
Japan Patent Office, Notice of Grounds of Rejection, Application No. 2013-552102, Sep. 1, 2015,14 pages. |
The International Search Report as mailed on Jul. 26, 2012 for International Application No. PCT/DE2012/000068. |
“Loten,” Wikipedia, Jan. 24, 2011, XP55032987, Internet URL: URL:http://de.wikipedia.org/w/index.php?title=L%C3%B6ten&oldid=84357195 [retrieved on Jul. 17, 2012]. |
The International International Preliminary Report on Patentability as issued on Aug. 6, 2013 for International Application No. PCT/DE2012/000068. |
Number | Date | Country | |
---|---|---|---|
20140027418 A1 | Jan 2014 | US |