The description relates to semiconductor devices.
One or more embodiments may be applied to semiconductor devices, such as but not limited to, LGA (Land Grid Array), BGA (Ball Grid Array), QFN (Quad Flat No-lead) and routed QFN semiconductor devices.
Semiconductor devices and related processes are an area of extensive research, as witnessed, e.g., by a high number of patent documents.
The following is a—purely exemplary and non-limiting—list of such documents:
US 2005/0032272 A1, WO 2005/084163 A2 (related to creating flip-chip conductive polymer bumps using photolithograpy and polishing),
DE 69027125 D1, DE 69033817 D1, EP 0506859 A1, EP 0690490 A2, EP 1089331 A2, U.S. Pat. No. 5,074,947 A, U.S. Pat. No. 5,237,130 A, WO 1991/009419 A1 (concerning flip-chip bonding methods using electrically-conductive polymer bumps),
U.S. Pat. No. 6,064,217 B1 (which describes a fine-pitch contact device employing a compliant conductive polymer bump),
U.S. Pat. No. 5,879,761 A (which describes forming electrically-conductive polymer interconnects on electrical substrates),
US 2002/0074672 A1 (which describes a semiconductor package without a substrate and a method of manufacturing same),
U.S. Pat. No. 8,841,779 B2 (which describes a semiconductor device and method of forming high routing density BOL (bump-on-lead), BONL (bump-on-narrow-lead) and BONP (bump-on-narrow-pad) interconnect sites on a substrate),
U.S. Pat. No. 6,498,099 B1 (which describes a leadless plastic chip carrier with etch back pad singulation),
U.S. Pat. No. 7,820,480 B2 (which describes lead frame routed chip pads for semiconductor packages),
U.S. Pat. No. 9,443,789 B1, US 2015/0069621 A1, WO 2015/038250 A1 (which describe embedded electronic packaging and associated methods),
U.S. Pat. No. 7,291,380 B2 (which describes laser-enhanced plating for forming wiring patterns), and
US 2014/0120263 A1 (which describes a process for electroless plating and a solution used for the same).
The paper by L. Boettcher, et al.: “Embedding of Chips for System in Package Realization—Technology and Applications”, IMPACT, 2008 conference paper, November 2008 also provides some background for the discussion herein.
Despite the extensive activity in that area, a desire is still felt for semiconductor devices wherein the substrate can be removed for low pin count (e.g., for MEMS devices) and/or wherein the encapsulation molding compound (MC) can be used both for protecting the device and as a base for routing traces from pads to soldering lands.
One or more embodiments may relate to a corresponding device and a corresponding circuit.
In one or more embodiments, a semiconductor die or chip can be attached to a non-functional low-cost substrate (e.g., FR4, epoxy, polyimide, copper, aluminum). A resulting strip can be molded by leaving die and pads (at least partially) exposed by creating a step-wise arrangement on the walls of the cavity thus provided.
In one or more embodiments, routing from die pads (e.g., from a redistribution layer—RDL on top to the die) to lands on the external molding area can be created, e.g., by ink printing.
In one or more embodiments a secondary semiconductor die can be stacked on top of a first die and connections created with wire bonding or a flip-chip arrangement, with the cavity then possibly filled.
In one or more embodiments ball contacts can be provided in order to create a ball grid array—BGA.
One or more embodiments may offer one or more of the advantages presented in the following.
One or more semiconductor dice or chips can be attached on a non-functional low-cost substrate providing a (e.g., temporary) substrate permitting the dice to be handled during the assembly flow. Such a substrate may include a heat conductive foil (e.g., copper or aluminum) to provide thermal dissipation, with such a substrate adapted to be possibly left in place.
Lands on the package body or mass can be created, e.g., with ink printing with the possibility, in the case LDS (Laser Direct Structuring) materials, to replace ink printing with laser ablation plus plating.
Thinner and smaller packages can be provided by resorting to simple and cost-advantageous technologies, with the possibility of using economic solutions for providing bumping and/or the substrate.
One or more embodiments will now be described, by way of example only, with reference to the annexed figures, wherein:
It will be appreciated that, for the sake of clarity and ease of understanding, the various figures may not be drawn to a same scale.
In the ensuing description, one or more specific details are illustrated, aimed at providing an in-depth understanding of examples of embodiments of this description. The embodiments may be obtained without one or more of the specific details, or with other methods, components, materials, etc. In other cases, known structures, materials, or operations are not illustrated or described in detail so that certain aspects of embodiments will not be obscured.
Reference to “an embodiment” or “one embodiment” in the framework of the present description is intended to indicate that a particular configuration, structure, or characteristic described in relation to the embodiment is comprised in at least one embodiment. Hence, phrases such as “in an embodiment” or “in one embodiment” that may be present in one or more points of the present description do not necessarily refer to one and the same embodiment. Moreover, particular conformations, structures, or characteristics may be combined in any adequate way in one or more embodiments.
The references used herein are provided merely for convenience and hence do not define the extent of protection or the scope of the embodiments.
In the figures, reference number 10 denotes a semiconductor device or package that includes a semiconductor die 12 having an active area having one or more electrical components, such as an integrated circuit.
The semiconductor die or chip 12 is provided with a contact pads 121 at the active surface, which is an “upper” or “top” surface in
In one or more embodiments as exemplified in
In one or more embodiments as exemplified in
In one or more embodiments an (e.g., Cu) redistribution layer (RDL) can be provided on the upper or top surface of the die 12. Such a layer may achieve a pad distribution which facilitates the assembly steps, e.g., by moving the pads towards the die center to facilitate film assisted molding and/or by varying (e.g., increasing) pad pitch and/or size.
In one or more embodiments as exemplified in
In one or more embodiments as exemplified in
Ink-printing electrically-conductive formations is an established technology as witnessed, e.g., by R. Cauchois, et al.: “Chip integration using inkjet-printed silver conductive tracks reinforced by electroless plating for exible board packages”, MiNaPAD 2012. Micro/Nano-Electronics Packaging & Assembly, Design and Manufacturing Forum, April 2012, Grenoble, France. pp. F01, 2012, which is incorporated herein by reference.
The captioned article discloses providing ink-printed traces followed by bumping or using traces for connecting die pads without however mentioning a complete package. Reference is also made to an organic substrate onto which the traces are printed.
One or more embodiments make it possible to dispense with such a substrate, e.g., by providing a substrate-less package.
One or more embodiments may involve ink printing taking place in a recessed portion provided as a result of, e.g., film-assisted molding, by leaving the pads exposed at a window in the die which is partially embedded in the package resin.
One or more embodiments providing the electrically-conductive formations 16 may involve laser activation plus plating by using a laser activatable resin (e.g., LCP o epoxy with fillers).
Reference number 120 in
In one or more embodiments this may involve filling the recessed portion or cavity in the primary package 14 with, e.g., liquid encapsulant which is then solidified (e.g., by curing).
As exemplified, e.g., in
In one or more embodiments, the heat-dissipative material 200 may be coupled with the die 12 via a heat-conductive material in a layer 122.
One or more embodiments may contemplate removing a (first) temporary or sacrificial layer 20 and substituting therefor a corresponding (second) layer including a high-dissipative heat sink material.
It will be otherwise appreciated that possible variants of one or more embodiments are not limited to the embodiments exemplified in the figures: in one or more embodiments, features exemplified in connection with any one of the figures may be applied (singly or in combination) also to embodiments exemplified in any other of the figures.
In one or more embodiments as exemplified in
In such embodiments, as a possible alternative to ink-printing as discussed previously, the electrically-conductive formations 16 may be provided by applying to the structure shown in
In so far as LDS processing primarily affects (only) the package mass 14, proximal contact ends 162 with the die pads 121 of the die or chip 12 can be, so-to-say, completed as exemplified in
Such an embodiment as presented herein is exemplary of the possibility of providing (e.g., by ink printing, electrochemical or galvanic deposition or the like) deposited formations providing electrical coupling of the “lasered” traces with the associated pads.
In one or more embodiments, an electrically-insulating layer 165 may be provided (e.g., by ink printing) at the top surface of the die or chip 12.
plating (e.g., electroless) P—
filling of the cavity in package 14 with a (secondary) mass 18—
plating (or ball formation) at the distal ends 162 of the formations 16—
A method according to one or more embodiments may include:
providing at least one semiconductor chip (e.g., 12) having a surface with electrical contact pads (e.g., 121),
providing a package mass (e.g., 14) encapsulating the semiconductor chip, the package mass including a recessed portion leaving the surface with the contact pads exposed, the recessed portion having a peripheral wall extending from the surface of the semiconductor chip (12) to the outer surface of the package mass, and
providing electrically-conductive formations (e.g., 16) extending over the peripheral wall and having proximal ends (e.g., 161) electrically coupled with the contact pads of the semiconductor chip and distal ends at the outer surface of the package mass.
One or more embodiments may include filling the recessed portion with a further package mass (e.g., 18) by leaving the distal ends of the electrically-conductive formations uncovered.
One or more embodiments may include providing the recessed portion with a flared, optionally stepped, peripheral wall.
In one or more embodiments providing the electrically-conductive formations may include ink-printing electrically-conductive formations over the peripheral wall of the recessed portion.
In one or more embodiments the package mass may include laser activatable material and providing the electrically-conductive formations may include laser activating the laser activatable material.
One or more embodiments may include depositing electrically-conductive material (e.g., 1610) at the proximal ends of the (laser activated) electrically-conductive formations to provide electrical coupling thereof with the contact pads of the semiconductor chip.
One or more embodiments may include at least one of:
plating (e.g., 164) the distal ends of the electrically-conductive formations, and/or
providing electrical contact formations (e.g., 166) at the distal ends of the electrically-conductive formations.
One or more embodiments may include providing heat-conductive material at least one of:
the surface with contact pads of the semiconductor chip (see, e.g., 200 in
a surface of the semiconductor chip opposite the surface with the electrical contact pads (see, e.g., 20).
One or more embodiments may include:
attaching (e.g., 120) the least one semiconductor chip onto a support layer (e.g., 20) prior to providing the package mass and the electrically-conductive formations at the peripheral wall of the recessed portion, and
removing the support layer after providing the package mass and the electrically-conductive formations at the peripheral wall of the recessed portion.
One or more embodiments may include attaching the least one semiconductor chip onto a thermally conductive support layer prior to providing the package mass and the electrically-conductive formations at the peripheral wall of the recessed portion (with such thermally conductive support layer eventually left in place)
In one or more embodiments a semiconductor device may include:
at least one semiconductor chip having a surface with electrical contact pads,
a package mass encapsulating the semiconductor chip, the package mass including a recessed portion leaving the surface with the contact pads exposed, the recessed portion having a peripheral wall extending from the surface of the semiconductor chip to the outer surface of the package mass, and
electrically-conductive formations extending over the peripheral wall and having proximal ends electrically coupled with the contact pads of the semiconductor chip and distal ends at the outer surface of the package mass,
the device optionally manufactured with the method of one or more embodiments.
A circuit according to one or more embodiments may include:
a support substrate (e.g., S), and
at least one semiconductor device according to one or more embodiments arranged onto the support substrate.
In one or more embodiments may include the at least one semiconductor device arranged onto the support substrate with the surface with the contact pads facing towards the support substrate.
Without prejudice to the underlying principles, the details and embodiments may vary, even significantly, with respect to what has been described by way of example only without departing from the extent of protection. The various embodiments described above can be combined to provide further embodiments. These and other changes can be made to the embodiments in light of the above-detailed description. In general, in the following claims, the terms used should be construed to limit the claims to the specific embodiments disclosed in the specification and the claims, but should be construed to include all possible embodiments along with the full scope of equivalents to which such claims are entitled. Accordingly, the claims are not limited by the disclosure.
Number | Date | Country | Kind |
---|---|---|---|
102017000055942 | May 2017 | IT | national |
Number | Name | Date | Kind |
---|---|---|---|
5074947 | Estes et al. | Dec 1991 | A |
5237130 | Kulesza et al. | Aug 1993 | A |
5879761 | Kulesza et al. | Mar 1999 | A |
6064217 | Smith | May 2000 | A |
6483186 | Hsieh et al. | Nov 2002 | B1 |
6498099 | McLellan et al. | Dec 2002 | B1 |
6953708 | Hedler et al. | Oct 2005 | B2 |
7112365 | Kliesch et al. | Sep 2006 | B2 |
7291380 | Nyholm et al. | Nov 2007 | B2 |
7820480 | Islam et al. | Oct 2010 | B2 |
8841779 | Pendse | Sep 2014 | B2 |
9443789 | Weatherspoon et al. | Sep 2016 | B2 |
9847317 | Yu et al. | Dec 2017 | B2 |
20020074672 | Huang et al. | Jun 2002 | A1 |
20030067750 | Garcia | Apr 2003 | A1 |
20030116861 | Jeung et al. | Jun 2003 | A1 |
20040042185 | Kung et al. | Mar 2004 | A1 |
20040155322 | Cho et al. | Aug 2004 | A1 |
20050032272 | Prather et al. | Feb 2005 | A1 |
20080001244 | Schwarzbauer | Jan 2008 | A1 |
20100013101 | Hedler | Jan 2010 | A1 |
20100019370 | Pressel et al. | Jan 2010 | A1 |
20110241218 | Meyer | Oct 2011 | A1 |
20140120263 | Yee et al. | May 2014 | A1 |
20150035164 | Ma et al. | Feb 2015 | A1 |
20150069621 | Weatherspoon et al. | Mar 2015 | A1 |
20150333023 | Beer | Nov 2015 | A1 |
20150373834 | Engel | Dec 2015 | A1 |
Number | Date | Country |
---|---|---|
69027125 | Nov 1996 | DE |
69033817 | Jun 2002 | DE |
10239866 | Apr 2004 | DE |
102014110666 | Jan 2016 | DE |
0506859 | May 1996 | EP |
1089331 | Apr 2001 | EP |
0690490 | Oct 2001 | EP |
1518886 | Mar 2005 | EP |
9109419 | Jun 1991 | WO |
2005083785 | Sep 2005 | WO |
2005084163 | Sep 2005 | WO |
2015038250 | Mar 2015 | WO |
2016003588 | Jan 2016 | WO |
Entry |
---|
Romain Cauchois et al., “Chip integration using inkjet-printed silver conductive tracks reinforced by electroless plating for flexible board packages”, Micro/Nano-Electronics Packaging & Assembly, Design and Manufacturing Forum, Apr. 25-26, 2012, Grenoble, France, 7 pages. |
Lars Boettcher et al., “Embedding of Chips for System in Package Realization—Technology and Applications”, Impact, 2008 conference paper, Nov. 2008, 7 pages. |
Number | Date | Country | |
---|---|---|---|
20180342433 A1 | Nov 2018 | US |