Claims
- 1. A method of fabricating Chip-on-Board logic modules using selectively settable materials, said method comprising:
mounting unpackaged die using-a first layer of selectively-settable material; hardening said first layer of selectively-settable material; covering said first layer of selectively-settable material with a second layer of selectively-settable material; and capturing bonding wires connecting said unpackaged die to a printed circuit board in said second layer of selectively-settable material.
- 2. The method of claim 1, wherein part of said first layer of selectively-settable material is physically above said unpackaged die.
- 3. The method of claim 1, wherein said capturing bonding wires comprises placing part of the bonding wires in said second layer of selectively-settable material, then hardening said second layer of selectively settable material.
- 4. The method of claim 1, further comprising placing selectively settable material between said unpackaged die and said printed circuit board to provide a physical and thermal buffer.
- 5. The method of claim 4, wherein said selectively settable material between said unpackaged die and said printed circuit board is less cured said first and second layers of selectively-settable material.
- 6. The method of claim 1, wherein said selectively settable materials comprise UV materials.
- 7. A Chip-on-Board logic module fabricated according to method 1.
- 8. A method of fabricating a Chip-on-Board logic module using selectively settable materials, said method comprising:
mounting one or more electronic logic parts on a printed circuit board using said selectively settable materials; selectively hardening areas of a selectively settable material; attaching bonding wires between pads of said logic parts and pads of said printed circuit board; applying selectively settable material to cover said bonding wires; inspecting bonding wire connections; readjusting bonding wires; and hardening selectively settable material that covers said bonding wires.
- 9. The method of claim 8, wherein said one or more selectively settable materials comprises UV materials.
- 10. The method of claim 8, wherein said mounting one or more memory parts further comprises aligning the memory parts on said printed circuit board.
- 11. The method of claim 8, wherein said mounting one or memory parts using said selectively settable materials comprises applying a quantity of a selectively settable material between unpackaged logic parts and said printed circuit board.
- 12. The method of claim 8, wherein said mounting one or memory parts using said selectively settable materials further comprises applying a quantity of a selectively settable material around unpackaged logic parts.
- 13. The method of claim 11, wherein said selectively settable material between unpackaged logic parts and said printed circuit board is not hardened.
- 14. The method of claim 8, wherein said selectively hardening areas of said selectively settable material comprises hardening a ring of selectively settable material around said unpackaged logic part.
- 15. The method of claim 8, wherein one selectively settable material is used.
- 16. The method of claim 8, wherein more than one selectively settable materials are used.
- 17. The method of claim 16, wherein a selectively settable material used between an unpackaged logic part and a printed circuit board does not harden when a selectively settable material used around said unpackaged logic part hardens.
- 18. A Chip-on-Board logic module fabricated according to the method of claim 7.
- 19. A multi-layer printed circuit board for fabricating Chip-on-Board memory modules using partially-defective memory parts comprising:
pads for connecting electrical components to said circuit board; a patching network; and interface connections.
- 20. The circuit board of claim 19, wherein said electrical components comprise a variety of packaged or unpackaged memory parts.
- 21. The circuit board of claim 19, wherein said electrical components further comprise resistors, capacitors, voltage regulators, phase locked loop units, differential clock drivers, etc.
- 22. The circuit board of claim 19, wherein said patching network comprises a 2-to-1 patching network.
- 23. The circuit board of claim 19, wherein said patching network comprises a 4-to-1 patching network.
- 24. The circuit board of claim 19, wherein said patching network comprises an 8-to-1 patching network.
- 25. The circuit board of claim 19, wherein said interface connections comprise a collection of pins, allowing said circuit board to plug into and interact with a host device.
- 26. A memory module comprising a multi-layer printed circuit board for fabricating Chip-on-Board memory modules using partially-defective memory parts comprising:
pads for connecting electrical components to said circuit board; a patching network; and interface connections.
- 27. The memory module of claim 26, wherein said memory module is formed by a method of fabricating Chip-on-Board logic modules using selectively settable materials, said method comprising:
mounting unpackaged die using a first layer of selectively-settable material; hardening said first layer of selectively-settable material; covering said first layer of selectively-settable material with a second layer of selectively-settable material; and capturing bonding wires connecting said unpackaged die to a printed circuit board in said second layer of selectively-settable material.
RELATED APPLICATIONS
[0001] The present invention claims the filing date of U.S. Provisional Patent 60/360,036, filed on Feb. 26, 2002, and references the related U.S. patent application Attorney Docket No. 65887-0006, entitled “Improved Patching Methods and Apparatus for Fabricating Memory Modules,” filed Feb. 20, 2003, both of which are herein incorporated by this reference.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60360036 |
Feb 2002 |
US |