The present invention relates to methods and apparatus for producing integrated circuit devices and to integrated circuit devices produced thereby and more particularly to an integrally packaged die.
An essential step in the manufacture of all integrated circuit devices is known as “packaging” and involves mechanical and environmental protection of a silicon chip which is at the heart of the integrated circuit as well as electrical interconnection between predetermined locations on the silicon chip and external electrical terminals.
At present three principal technologies are employed for packaging semiconductors: wire bonding, tape automatic bonding (TAB) and flip chip.
Wire bonding employs heat and ultrasonic energy to weld gold bonding wires between bond pads on the chip and contacts on the package.
Tape automatic bonding (TAB) employs a copper foil tape instead of bonding wire. The copper foil tape is configured for each specific die and package combination and includes a pattern of copper traces suited thereto. The individual leads may be connected individually or as a group to the various bond pads on the chip.
Flip chips are integrated circuit dies which have solder bumps formed on top of the bonding pads, thus allowing the die to be “flipped” circuit side down and directly soldered to a substrate. Wire bonds are not required and considerable savings in package spacing may be realized.
The above-described technologies each have certain limitations. Both wire bonding and TAB bonding are prone to bad bond formation and subject the die to relatively high temperatures and mechanical pressures. Both wire bond and TAB technologies are problematic from a package size viewpoint, producing integrated circuit devices having a die-to-package area ratio ranging from about 10% to 60%.
The flip-chip does not provide packaging but rather only interconnection. The interconnection encounters problems of uniformity in the solder bumps as well as in thermal expansion mismatching, which limits available substrates to silicon or to materials which have thermal expansion characteristics similar to those of silicon.
Conventional semiconductor packaging terminology has defined the term chip scale packaging to include any packaging process with a ratio of packaging to die less than or equal to 1.2:1. Additionally, the packaging layer conventionally provides protection to the encased semiconductor or integrated circuit.
The present invention seeks to provide improved methods for producing integrated circuit devices.
There is thus provided in accordance with a preferred embodiment of the present invention an integrally packaged integrated circuit device including an integrated circuit die including a crystalline substrate having first and second generally planar surfaces and edge surfaces and an active surface formed on the first generally planar surface, at least one chip scale packaging layer formed over the active surface and at least one electrical contact formed over the at least one chip scale packaging layer, the at least one electrical contact being connected to circuitry on the active surface by at least one pad formed on the first generally planar surface.
Preferably, the at least one chip scale packaging layer is formed of a crystalline material. Additionally, the at least one chip scale packaging layer is formed of silicon. Alternatively, the crystalline substrate and the at least one chip scale packaging layer are both formed of silicon.
In accordance with another preferred embodiment of the present invention the integrally packaged integrated circuit device also includes an insulation layer formed over the at least one chip scale packaging layer and directly underlying the at least one electrical contact. Preferably, the insulation layer includes at least one of a passivation layer and a dielectric layer. Additionally, the insulation layer includes at least one of epoxy, silicon oxide, solder mask, silicon nitride, silicon oxynitride, polyimide, BCB™, parylene, polynaphthalenes, fluorocarbons and acrylates.
In accordance with yet another preferred embodiment of the present invention the integrally packaged integrated circuit device also includes at least one gap formed between the crystalline substrate and the at least one packaging layer. Additionally, the gap is formed as a recess in the at least one packaging layer.
In accordance with still another preferred embodiment of the present invention the integrally packaged integrated circuit device also includes at least one gap formed in the crystalline substrate.
In accordance with another preferred embodiment of the present invention the integrally packaged integrated circuit device also includes at least one gap formed in the crystalline substrate and at least one chip scale packaging layer formed underlying the crystalline substrate and sealing the gap formed in the crystalline substrate.
There is also provided in accordance with another preferred embodiment of the present invention a method of producing integrally packaged integrated circuit devices including providing a plurality of integrated circuit dies formed on a wafer, each of the dies having first and second generally planar surfaces, and an active surface and at least one pad formed on the first generally planar surface, the active surface including circuitry, forming at least one chip scale packaging layer over the active surface, forming at least one electrical contact over the at least one chip scale packaging layer, the at least one electrical contact being connected to the circuitry by the at least one pad and subsequently dicing the wafer to define a plurality of packaged integrated circuit devices.
In accordance with another preferred embodiment of the present invention the forming at least one chip scale packaging layer includes forming at least one crystalline material chip scale packaging layer. Alternatively, the forming at least one chip scale packaging layer includes forming at least one silicon chip scale packaging layer. Additionally or alternatively, the forming at least one chip scale packaging layer includes forming at least one silicon chip scale packaging layer and the providing a plurality of integrated circuit dies formed on a wafer includes providing a plurality of integrated circuit dies formed on a silicon wafer.
In accordance with yet another preferred embodiment of the present invention the method also includes forming an insulation layer over the at least one chip scale packaging layer and wherein the forming at least one electrical contact includes forming the at least one electrical contact directly over the insulation layer.
In accordance with still another preferred embodiment of the present invention the method also includes forming at least one gap between the plurality of dies and the at least one packaging layer. Additionally, the forming at least one gap includes forming a recess in the at least one packaging layer. Alternatively, the forming at least one gap includes forming at least one gap in the plurality of dies. Alternatively, the method also includes forming at least one gap in the plurality of dies.
In accordance with another preferred embodiment of the present invention the method also includes forming at least one gap in the plurality of dies and forming at least one chip scale packaging layer over the second generally planar surface, thereby sealing the gap.
In accordance with yet another preferred embodiment of the present invention the forming at least one chip scale packaging layer includes bonding the chip scale packaging layer to the plurality of dies using a bonding layer. Preferably, the bonding layer includes at least one of an adhesive, intermetallic bonding and anodic bonding.
In accordance with still another preferred embodiment of the present invention the forming at least one chip scale packaging layer also includes thinning the packaging layer from an original thickness to a decreased thickness. Preferably, the thinning includes at least one of grinding, lapping and etching. Additionally, the decreased thickness is approximately between 50-250 microns.
In accordance with still another preferred embodiment of the present invention the method also includes thinning the plurality of dies from an original thickness to a decreased thickness, subsequent to the forming at least one chip scale packaging layer and prior to the dicing. Preferably, the thinning includes at least one of grinding, lapping and etching. Additionally, the decreased thickness is approximately between 10-150 microns. Additionally, the thinning includes thinning the second planar surface.
In accordance with another preferred embodiment of the present invention the method also includes forming at least one first gap in the plurality of dies and forming at least one second gap in the at least one chip scale packaging layer, the second gap communicating with the first gap. Additionally, the method also includes forming at least one chip scale packaging layer over the second generally planar surface, thereby sealing the first gap.
In accordance with yet another preferred embodiment of the present invention the at least one chip scale packaging layer over the second generally planar surface includes at least one of silicon, glass, metal, plastic, thermoplastic, thermosetting and ceramic.
Preferably, the forming at least one chip scale packaging layer over the second generally planar surface includes bonding the chip scale packaging layer over the second generally planar surface to the plurality of dies using a bonding layer. Additionally, the bonding layer includes at least one of an adhesive, intermetallic bonding and anodic bonding.
In accordance with still another preferred embodiment of the present invention the forming at least one chip scale packaging layer over the second generally planar surface also includes thinning the packaging layer from an original thickness to a decreased thickness. Preferably, the thinning includes at least one of grinding, lapping and etching. Additionally, the decreased thickness is approximately between 50-250 microns.
The present invention will be understood and appreciated more fully from the following detailed description, taken in conjunction with the drawings in which:
Reference is now made to
It is a particular feature of the present invention that conductors 12 are electrically connected to pads 16, and are preferably formed directly over an insulation layer 18 overlying at least one chip scale packaging layer 20 overlying an integrated circuit die 22 having an active surface 24. Alternatively insulation layer 18 may be partially or entirely obviated. Insulation layer 18 may be any suitable insulation layer, such as a dielectric layer or a passivation layer. Pads 16 are connected to circuitry on the active surface 24. Preferably the chip scale packaging layer 20 is formed of a crystalline material, most preferably silicon.
In accordance with a preferred embodiment of the invention, conductors 12 extend over edge surfaces 25 onto a planar surface 26 of the insulation layer 18. This contact arrangement permits flat surface mounting of package 10 onto a circuit board. As seen in
The integrated circuit package 10, shown in
It is appreciated that the methods described hereinbelow provide integrated circuit packages 10 that are in the range defined as chip scale packages, typically no more than 20% larger in area than the size of the chip. It is also appreciated that the methods described hereinbelow provide integrated circuit packages 10 in which the packaging process is carried out at wafer level up to dicing of a wafer-wise package into separate packaged dies.
In accordance with a preferred embodiment of the present invention, as illustrated in
It is appreciated that certain steps in the conventional fabrication of silicon wafer 40 may be eliminated when the wafer is used in accordance with the present invention. These steps include the provision of via openings above pads, wafer back grinding and wafer back metal coating.
Following the bonding step described hereinabove, chip scale packaging layer plate 42 is preferably thinned from an original thickness L1, typically in the range of 400 to 1000 microns, to a decreased thickness L2, typically in the range of 50-250 microns, as shown in
Similarly, the silicon wafer 40 is preferably thinned from an original thickness L3, typically in the range of 400 to 1000 microns, to a decreased thickness L4, typically in the range of 10-150 microns, as shown in
Following the reduction in thickness of the chip scale packaging layer plate 42, which is optional, the chip scale packaging layer plate 42, preferably formed of silicon, is etched, using a photolithography process, along its top surface 46 along predetermined dice lines that separate the individual dies. Etched channels 52 are thus produced, which extend entirely through the thickness of the chip scale packaging layer plate 42, typically in the range of 50-250 microns, and through the bonding layer 32 as well as any other layers, such as insulation layers which may be present, thereby exposing pads 16. The etched packaged wafer, including a plurality of chip scale packaging layers 20 and a corresponding plurality of integrated circuit dies 22 bonded thereto, is shown in
The aforementioned etching typically is achieved by a dry etching process using CF.sub.6, C.sub.4F.sub.8 or other suitable dry etching gasses. Alternatively, the etching takes place in conventional silicon etching solution, such as a combination of 2.5% hydrofluoric acid, 50% nitric acid, 10% acetic acid and 37.5% water, so as to etch the chip scale packaging layer plate 42 down to the bonding layer 32, as shown in
The result of the silicon etching is a plurality of chip scale packaging layers 20, each of which includes silicon of thickness in the range of 50-250 microns.
As seen in
Following the formation of insulation layer 18, as seen in
In accordance with a preferred embodiment of the present invention, the wafer is then diced, as shown in
Reference is now made to
Reference is now made to
The chip scale packaging layer plate 42 and optionally the wafer 40 bonded thereto (
The photoresist is preferably mask exposed by a suitable UV exposure system 185, such as a Suss MicrTech AG, model MA200, through a lithography mask 186.
The photoresist is then developed in a development bath (not shown), baked and then the chip scale packaging layer plate is preferably etched by a dry etching process using CF.sub.6, C.sub.4F.sub.8 or other suitable dry etching gasses. Commercially available equipment for this purpose includes a dry etch machine 188 manufactured by Surface Technology Systems of England.
Alternatively, the etching is achieved using a silicon etch solution located in a temperature controlled bath (not shown). Commercially available equipment for this purpose includes a Chemkleen bath and a WHRV circulator both of which are manufactured by Wafab Inc. of the U.S.A. A suitable wet etching conventional silicon etching solution is Isoform Silicon etch, which is commercially available from Micro-Image Technology Ltd. of England.
The packaged wafer is conventionally rinsed after etching and photoresist stripping is performed. The resulting etched wafer is shown in
The etched channels 52 in packaging layer plate 42 are then coated with insulation layer 18, as seen in step 190 and shown in
Conductive layer deposition apparatus 196, which operates by vacuum deposition techniques, such as a sputtering machine manufactured by Balzers AG of Liechtenstein, is employed to produce a conductive layer 58 (
Configuration of conductors, as shown in
The photoresist is preferably light configured by a UV exposure system 200, using a mask 202 to define suitable etching patterns. The photoresist is then developed in a development bath 204, and then etched in a metal etch solution 206 located in an etching bath 208, thus providing a conductor configuration such as that shown in
The exposed conductive strips shown in
Following plating of the conductive strips, the wafer is then coated with a solder mask as indicated at reference numeral 212 to define the locations 60 (
The wafer is then diced into individual pre-packaged integrated circuit devices by a dicing blade 214, as shown in
Reference is now made to
Conductors 312 extend over edge surfaces 325 onto a planar surface 326 of the insulation layer 318. This contact arrangement permits flat surface mounting of package 310 onto a circuit board. Integrated circuit package 310 may also include contact bumps, such as solder bumps 328 formed on electrical conductors 312, at apertures formed in a solder mask 330 formed over insulation layer 318 and packaging layer 320. The integrated circuit package 310 also preferably includes a bonding layer 332, used to attach packaging layer 320 to integrated circuit die 322. Bonding layer 332 may include one or more of an adhesive such as epoxy or polyurethane, intermetallic bonding such as solder and anodic bonding.
The embodiment of
Conductors 352 extend over edge surfaces 365 onto a planar surface 366 of the package 350. This contact arrangement permits flat surface mounting of package 350 onto a circuit board. Integrated circuit package 350 may also include contact bumps, such as solder bumps 368 formed on electrical conductors 352, at apertures formed in a solder mask 370 formed over insulation layer 358 and packaging layer 360. The integrated circuit package 350 also preferably includes a bonding layer 372, used to attach packaging layer 360 to integrated circuit die 362. Bonding layer 372 may be one or more of an adhesive such as epoxy or polyurethane, intermetallic bonding such as solder and anodic bonding.
The embodiment of
In another preferred embodiment of the present invention, protective layer 378 is preferably thinned from an original thickness, typically in the range of 400 to 1000 microns, to a decreased thickness, typically in the range of 50-250 microns. Thinning of protective layer 378 may be achieved by grinding, lapping, etching or any other suitable method.
It will be appreciated by persons skilled in the art that the present invention is not limited to what has been particularly shown and described hereinabove. Rather the scope of the present invention includes both combinations and subcombinations of the various features described hereinabove as well as modifications and variations thereof as would occur to a person of skill in the art upon reading the foregoing specification and which are not in the prior art.
This application is a continuation of U.S. application Ser. No. 11/125,624 filed May 10, 2005, which in turn is a continuation of U.S. application Ser. No. 10/462,576 filed Jun. 16, 2003, now U.S. Pat. No. 6,972,480. The disclosures of said applications are incorporated by reference herein.
Number | Name | Date | Kind |
---|---|---|---|
2507956 | Brune et al. | May 1950 | A |
2796370 | Ostrander et al. | Jun 1957 | A |
2851385 | Spruance, Jr. et al. | Sep 1958 | A |
3648131 | Stuby | Mar 1972 | A |
3761782 | Youmans | Sep 1973 | A |
3981023 | King et al. | Sep 1976 | A |
4259679 | Knibb et al. | Mar 1981 | A |
4279690 | Dierschke | Jul 1981 | A |
4339689 | Yamanaka et al. | Jul 1982 | A |
4551629 | Carson et al. | Nov 1985 | A |
4764846 | Go | Aug 1988 | A |
4768077 | Scherer | Aug 1988 | A |
4774630 | Reisman et al. | Sep 1988 | A |
4794092 | Solomon | Dec 1988 | A |
4797179 | Watson et al. | Jan 1989 | A |
4806106 | Mebane et al. | Feb 1989 | A |
4825284 | Soga et al. | Apr 1989 | A |
4827376 | Voss | May 1989 | A |
4862197 | Stoffel | Aug 1989 | A |
4862249 | Carlson | Aug 1989 | A |
4933601 | Sagawa et al. | Jun 1990 | A |
4984358 | Nelson | Jan 1991 | A |
5070297 | Kwon et al. | Dec 1991 | A |
5072520 | Nelson | Dec 1991 | A |
5104820 | Go et al. | Apr 1992 | A |
5118924 | Mehra et al. | Jun 1992 | A |
5124543 | Kawashima | Jun 1992 | A |
5126286 | Chance | Jun 1992 | A |
5139972 | Neugebauer et al. | Aug 1992 | A |
5148265 | Khandros et al. | Sep 1992 | A |
5148266 | Khandros et al. | Sep 1992 | A |
5177753 | Tanaka | Jan 1993 | A |
5187122 | Bonis | Feb 1993 | A |
5198963 | Gupta et al. | Mar 1993 | A |
5220838 | Fung et al. | Jun 1993 | A |
5250462 | Sasaki et al. | Oct 1993 | A |
5266501 | Imai | Nov 1993 | A |
5266833 | Capps | Nov 1993 | A |
5285352 | Pastore et al. | Feb 1994 | A |
5321303 | Kawahara et al. | Jun 1994 | A |
5335210 | Bernstein | Aug 1994 | A |
5347159 | Khandros et al. | Sep 1994 | A |
5382829 | Inoue et al. | Jan 1995 | A |
5390844 | Distefano et al. | Feb 1995 | A |
5398863 | Grube et al. | Mar 1995 | A |
5438305 | Hikita et al. | Aug 1995 | A |
5448014 | Kong et al. | Sep 1995 | A |
5473190 | Inoue et al. | Dec 1995 | A |
5486720 | Kierse et al. | Jan 1996 | A |
5491302 | Distefano et al. | Feb 1996 | A |
5500540 | Jewell et al. | Mar 1996 | A |
5504035 | Rostoker et al. | Apr 1996 | A |
5518964 | DiStefano et al. | May 1996 | A |
5526449 | Meade et al. | Jun 1996 | A |
5530288 | Stone | Jun 1996 | A |
5536909 | DiStefano et al. | Jul 1996 | A |
5546654 | Wojnarowski et al. | Aug 1996 | A |
5557501 | DiStefano et al. | Sep 1996 | A |
5567657 | Wojnarowski et al. | Oct 1996 | A |
5576680 | Ling | Nov 1996 | A |
5578874 | Kurogi et al. | Nov 1996 | A |
5595930 | Baek | Jan 1997 | A |
5608262 | Degani et al. | Mar 1997 | A |
5610431 | Martin | Mar 1997 | A |
5612570 | Eide et al. | Mar 1997 | A |
5629239 | DiStefano et al. | May 1997 | A |
5629241 | Matloubian et al. | May 1997 | A |
5633785 | Parker et al. | May 1997 | A |
5642261 | Bond et al. | Jun 1997 | A |
5657206 | Pedersen et al. | Aug 1997 | A |
5659952 | Kovac et al. | Aug 1997 | A |
5661087 | Pedersen et al. | Aug 1997 | A |
5668033 | Ohara et al. | Sep 1997 | A |
5672519 | Song et al. | Sep 1997 | A |
5675180 | Pedersen et al. | Oct 1997 | A |
5677200 | Park et al. | Oct 1997 | A |
5677569 | Choi et al. | Oct 1997 | A |
5679977 | Khandros et al. | Oct 1997 | A |
5688716 | DiStefano et al. | Nov 1997 | A |
5703400 | Wojnarowski et al. | Dec 1997 | A |
5705858 | Tsukamoto | Jan 1998 | A |
5706174 | Distefano et al. | Jan 1998 | A |
5717245 | Pedder et al. | Feb 1998 | A |
5734196 | Horton et al. | Mar 1998 | A |
5747870 | Pedder et al. | May 1998 | A |
5757074 | Matloubian et al. | May 1998 | A |
5766987 | Mitchell et al. | Jun 1998 | A |
5787581 | DiStefano et al. | Aug 1998 | A |
5798286 | Faraci et al. | Aug 1998 | A |
5798557 | Salatino et al. | Aug 1998 | A |
5801474 | Sakairi et al. | Sep 1998 | A |
5814894 | Igarashi et al. | Sep 1998 | A |
5817541 | Averkiou et al. | Oct 1998 | A |
5821609 | DiStefano et al. | Oct 1998 | A |
5830782 | Smith et al. | Nov 1998 | A |
5837562 | Cho | Nov 1998 | A |
5837566 | Pedersen et al. | Nov 1998 | A |
5849623 | Wojnarowski et al. | Dec 1998 | A |
5857858 | Gorowitz et al. | Jan 1999 | A |
5859475 | Freyman et al. | Jan 1999 | A |
5869353 | Levy et al. | Feb 1999 | A |
5869887 | Urushima et al. | Feb 1999 | A |
5869894 | Degani et al. | Feb 1999 | A |
5872697 | Christensen et al. | Feb 1999 | A |
5886393 | Merrill et al. | Mar 1999 | A |
5888884 | Wojnarowski | Mar 1999 | A |
5891761 | Vindasius et al. | Apr 1999 | A |
5892417 | Johnson et al. | Apr 1999 | A |
5895233 | Higashi et al. | Apr 1999 | A |
5895972 | Paniccia | Apr 1999 | A |
5900674 | Wojnarowski et al. | May 1999 | A |
5905639 | Warren | May 1999 | A |
5909052 | Ohta et al. | Jun 1999 | A |
5910687 | Chen et al. | Jun 1999 | A |
5913109 | Distefano et al. | Jun 1999 | A |
5915168 | Salatino et al. | Jun 1999 | A |
5915752 | DiStefano et al. | Jun 1999 | A |
5918112 | Shah et al. | Jun 1999 | A |
5920142 | Onishi et al. | Jul 1999 | A |
5926380 | Kim | Jul 1999 | A |
5929517 | Distefano et al. | Jul 1999 | A |
5938452 | Wojnarowski | Aug 1999 | A |
5952712 | Ikuina et al. | Sep 1999 | A |
5965933 | Young et al. | Oct 1999 | A |
5973391 | Bischoff et al. | Oct 1999 | A |
5976913 | Distefano et al. | Nov 1999 | A |
5985695 | Freyman et al. | Nov 1999 | A |
5986746 | Metz et al. | Nov 1999 | A |
5991989 | Onishi et al. | Nov 1999 | A |
5993981 | Askinazi et al. | Nov 1999 | A |
6002163 | Wojnarowski | Dec 1999 | A |
6005466 | Pedder et al. | Dec 1999 | A |
6011330 | Goodman et al. | Jan 2000 | A |
6020217 | Kuisl et al. | Feb 2000 | A |
6037659 | Weixel | Mar 2000 | A |
6040235 | Badehi | Mar 2000 | A |
6046076 | Mitchell et al. | Apr 2000 | A |
6046410 | Wojnarowski et al. | Apr 2000 | A |
6049470 | Weale | Apr 2000 | A |
6049972 | Link et al. | Apr 2000 | A |
6054756 | DiStefano et al. | Apr 2000 | A |
6072236 | Akram et al. | Jun 2000 | A |
6075289 | Distefano | Jun 2000 | A |
6080596 | Vindasius et al. | Jun 2000 | A |
6081035 | Warner et al. | Jun 2000 | A |
6092280 | Wojnarowski | Jul 2000 | A |
6093888 | Laureanti et al. | Jul 2000 | A |
6094138 | Eberhardt et al. | Jul 2000 | A |
6098278 | Vindasius et al. | Aug 2000 | A |
6104272 | Yamamoto et al. | Aug 2000 | A |
6121676 | Solberg | Sep 2000 | A |
6122009 | Ueda et al. | Sep 2000 | A |
6124179 | Adamic, Jr. | Sep 2000 | A |
6124546 | Hayward et al. | Sep 2000 | A |
6124637 | Freyman et al. | Sep 2000 | A |
6133626 | Hawke et al. | Oct 2000 | A |
6134118 | Pedersen et al. | Oct 2000 | A |
6140144 | Najafi et al. | Oct 2000 | A |
6156652 | Michalicek | Dec 2000 | A |
6156980 | Peugh et al. | Dec 2000 | A |
6165814 | Wark et al. | Dec 2000 | A |
6169328 | Mitchell et al. | Jan 2001 | B1 |
6181015 | Gotoh et al. | Jan 2001 | B1 |
6194774 | Cheon et al. | Feb 2001 | B1 |
6214644 | Glenn | Apr 2001 | B1 |
6218729 | Zavrel, Jr. et al. | Apr 2001 | B1 |
6221751 | Chen et al. | Apr 2001 | B1 |
6225688 | Kim et al. | May 2001 | B1 |
6228686 | Smith et al. | May 2001 | B1 |
6229200 | Mclellan et al. | May 2001 | B1 |
6229427 | Kurtz et al. | May 2001 | B1 |
6235141 | Feldman et al. | May 2001 | B1 |
6238949 | Nguyen et al. | May 2001 | B1 |
6238950 | Howser et al. | May 2001 | B1 |
6249039 | Harvey et al. | Jun 2001 | B1 |
6252778 | Tonegawa et al. | Jun 2001 | B1 |
6255714 | Kossives et al. | Jul 2001 | B1 |
6261945 | Nye, III et al. | Jul 2001 | B1 |
6265763 | Jao et al. | Jul 2001 | B1 |
6274937 | Ahn et al. | Aug 2001 | B1 |
6279227 | Khandros et al. | Aug 2001 | B1 |
6281570 | Kameyama et al. | Aug 2001 | B1 |
6285064 | Foster | Sep 2001 | B1 |
6292086 | Chu | Sep 2001 | B1 |
6297551 | Dudderar et al. | Oct 2001 | B1 |
6309910 | Haba et al. | Oct 2001 | B1 |
6310386 | Shenoy | Oct 2001 | B1 |
6321444 | Yatsuda et al. | Nov 2001 | B1 |
6323735 | Welland et al. | Nov 2001 | B1 |
6326689 | Thomas | Dec 2001 | B1 |
6326696 | Horton et al. | Dec 2001 | B1 |
6326697 | Farnworth | Dec 2001 | B1 |
6329715 | Hayashi et al. | Dec 2001 | B1 |
6342406 | Glenn et al. | Jan 2002 | B1 |
6344688 | Wang | Feb 2002 | B1 |
6353263 | Dotta et al. | Mar 2002 | B1 |
6362525 | Rahim | Mar 2002 | B1 |
6366629 | Chen et al. | Apr 2002 | B1 |
6368896 | Farnworth et al. | Apr 2002 | B2 |
6373130 | Salaville | Apr 2002 | B1 |
6376279 | Kwon et al. | Apr 2002 | B1 |
6377464 | Hashemi et al. | Apr 2002 | B1 |
6384397 | Takiar et al. | May 2002 | B1 |
6387747 | Cha et al. | May 2002 | B1 |
6387793 | Yap et al. | May 2002 | B1 |
6396116 | Kelly et al. | May 2002 | B1 |
6396470 | Zhang et al. | May 2002 | B1 |
6403400 | Lin et al. | Jun 2002 | B2 |
6404131 | Kawano et al. | Jun 2002 | B1 |
6420208 | Pozder et al. | Jul 2002 | B1 |
6429036 | Nixon et al. | Aug 2002 | B1 |
6429511 | Ruby et al. | Aug 2002 | B2 |
6441481 | Karpman | Aug 2002 | B1 |
6449828 | Pahl et al. | Sep 2002 | B2 |
6452238 | Orcutt et al. | Sep 2002 | B1 |
6459150 | Wu et al. | Oct 2002 | B1 |
6472727 | Miyazaki et al. | Oct 2002 | B2 |
6492194 | Bureau et al. | Dec 2002 | B1 |
6492201 | Haba | Dec 2002 | B1 |
6493231 | Nicholson et al. | Dec 2002 | B2 |
6493240 | Broglia et al. | Dec 2002 | B2 |
6493861 | Li et al. | Dec 2002 | B1 |
6498099 | McLellan et al. | Dec 2002 | B1 |
6498381 | Halahan et al. | Dec 2002 | B2 |
6521987 | Glenn et al. | Feb 2003 | B1 |
6657296 | Ho et al. | Mar 2003 | B2 |
6548911 | Yu et al. | Apr 2003 | B2 |
6550664 | Bradley et al. | Apr 2003 | B2 |
6552475 | Hori et al. | Apr 2003 | B2 |
6555901 | Yoshihara et al. | Apr 2003 | B1 |
6562647 | Zandman et al. | May 2003 | B2 |
6583444 | Fjelstad | Jun 2003 | B2 |
6583513 | Utagikar et al. | Jun 2003 | B1 |
6596634 | Umetsu et al. | Jul 2003 | B2 |
6607941 | Prabhu et al. | Aug 2003 | B2 |
6614660 | Bai et al. | Sep 2003 | B1 |
6621163 | Weekamp et al. | Sep 2003 | B2 |
6624505 | Badehi | Sep 2003 | B2 |
6627864 | Glenn et al. | Sep 2003 | B1 |
6627985 | Huppenthal et al. | Sep 2003 | B2 |
6627998 | Caletka et al. | Sep 2003 | B1 |
6646289 | Badehi | Nov 2003 | B1 |
6656827 | Tsao et al. | Dec 2003 | B1 |
6664624 | Haematsu et al. | Dec 2003 | B2 |
6670206 | Kim et al. | Dec 2003 | B2 |
6670215 | Miyazaki et al. | Dec 2003 | B2 |
6674159 | Peterson et al. | Jan 2004 | B1 |
6678167 | Degani et al. | Jan 2004 | B1 |
6693361 | Siniaguine et al. | Feb 2004 | B1 |
6699730 | Kim et al. | Mar 2004 | B2 |
6710456 | Jiang et al. | Mar 2004 | B1 |
6713856 | Tsai et al. | Mar 2004 | B2 |
6717254 | Siniaguine | Apr 2004 | B2 |
6744109 | Barton et al. | Jun 2004 | B2 |
6753205 | Halahan | Jun 2004 | B2 |
6768190 | Yang et al. | Jul 2004 | B2 |
6784020 | Lee et al. | Aug 2004 | B2 |
6787916 | Halahan | Sep 2004 | B2 |
6798070 | Funaya et al. | Sep 2004 | B2 |
6809412 | Tourino et al. | Oct 2004 | B1 |
6818545 | Lee et al. | Nov 2004 | B2 |
6822324 | Tao et al. | Nov 2004 | B2 |
6830877 | Ma et al. | Dec 2004 | B2 |
6849916 | Glenn et al. | Feb 2005 | B1 |
6903012 | Geefay et al. | Jun 2005 | B2 |
6903883 | Amanai et al. | Jun 2005 | B2 |
6933616 | Fang | Aug 2005 | B2 |
6940158 | Haba et al. | Sep 2005 | B2 |
6972480 | Zilber et al. | Dec 2005 | B2 |
6982475 | MacIntyre | Jan 2006 | B1 |
6995462 | Bolken et al. | Feb 2006 | B2 |
7033664 | Zilber et al. | Apr 2006 | B2 |
7265440 | Zilber et al. | Sep 2007 | B2 |
20010005040 | Hong | Jun 2001 | A1 |
20010009300 | Sugimura | Jul 2001 | A1 |
20010013653 | Shoji | Aug 2001 | A1 |
20010033478 | Ortiz et al. | Oct 2001 | A1 |
20010042902 | Wakabayashi et al. | Nov 2001 | A1 |
20020000646 | Gooch et al. | Jan 2002 | A1 |
20020016024 | Thomas | Feb 2002 | A1 |
20020017699 | Shenoy | Feb 2002 | A1 |
20020056900 | Liu et al. | May 2002 | A1 |
20020074668 | Hofstee et al. | Jun 2002 | A1 |
20020089835 | Simmons | Jul 2002 | A1 |
20020090803 | Salaville | Jul 2002 | A1 |
20020102004 | Minervini | Aug 2002 | A1 |
20020159242 | Nakatani et al. | Oct 2002 | A1 |
20020170175 | Aigner et al. | Nov 2002 | A1 |
20020179696 | Pattanaik et al. | Dec 2002 | A1 |
20020195700 | Li | Dec 2002 | A1 |
20030001252 | Ku et al. | Jan 2003 | A1 |
20030017687 | Hembree | Jan 2003 | A1 |
20030025204 | Sakai | Feb 2003 | A1 |
20030038327 | Smith | Feb 2003 | A1 |
20030047797 | Kuan et al. | Mar 2003 | A1 |
20030052404 | Thomas | Mar 2003 | A1 |
20030067073 | Akram et al. | Apr 2003 | A1 |
20030077878 | Kumar et al. | Apr 2003 | A1 |
20030102540 | Lee | Jun 2003 | A1 |
20030133588 | Pedersen | Jul 2003 | A1 |
20030151139 | Kimura | Aug 2003 | A1 |
20030159276 | Wakefield | Aug 2003 | A1 |
20030168725 | Warner et al. | Sep 2003 | A1 |
20030211014 | Jacquorie et al. | Nov 2003 | A1 |
20030218283 | Yasumura et al. | Nov 2003 | A1 |
20040007774 | Crane, Jr. et al. | Jan 2004 | A1 |
20040041249 | Tsai et al. | Mar 2004 | A1 |
20040099917 | Greathouse et al. | May 2004 | A1 |
20040099938 | Kang et al. | May 2004 | A1 |
20040104261 | Sterrett et al. | Jun 2004 | A1 |
20040104470 | Bang et al. | Jun 2004 | A1 |
20040115866 | Bang et al. | Jun 2004 | A1 |
20040145054 | Bang et al. | Jul 2004 | A1 |
20040166662 | Lei | Aug 2004 | A1 |
20040238934 | Warner et al. | Dec 2004 | A1 |
20050017348 | Haba et al. | Jan 2005 | A1 |
20050062135 | Tase et al. | Mar 2005 | A1 |
20050067681 | De Villeneuve et al. | Mar 2005 | A1 |
20050067688 | Humpston | Mar 2005 | A1 |
20050082653 | McWilliams et al. | Apr 2005 | A1 |
20050082654 | Humpston et al. | Apr 2005 | A1 |
20050085016 | McWilliams et al. | Apr 2005 | A1 |
20050087861 | Burtzlaff et al. | Apr 2005 | A1 |
20050095835 | Humpston et al. | May 2005 | A1 |
20050104179 | Zilber et al. | May 2005 | A1 |
20050116344 | Humpston | Jun 2005 | A1 |
20050139984 | Tuckerman et al. | Jun 2005 | A1 |
20050142685 | Ouellet et al. | Jun 2005 | A1 |
20050167773 | Ozawa et al. | Aug 2005 | A1 |
20050170656 | Nasiri et al. | Aug 2005 | A1 |
20050189622 | Humpston et al. | Sep 2005 | A1 |
20050189635 | Humpston et al. | Sep 2005 | A1 |
20050205977 | Zilber et al. | Sep 2005 | A1 |
20050236684 | Chen et al. | Oct 2005 | A1 |
20050248680 | Humpston | Nov 2005 | A1 |
20050258518 | Yang et al. | Nov 2005 | A1 |
20050279916 | Kang et al. | Dec 2005 | A1 |
20060044450 | Wolterink et al. | Mar 2006 | A1 |
20060081983 | Humpston et al. | Apr 2006 | A1 |
20060091488 | Kang et al. | May 2006 | A1 |
20060110854 | Horning et al. | May 2006 | A1 |
20060141665 | Mohammed | Jun 2006 | A1 |
20060278997 | Gibson et al. | Dec 2006 | A1 |
20070042527 | Tuckerman et al. | Feb 2007 | A1 |
20070138644 | McWilliams et al. | Jun 2007 | A1 |
Number | Date | Country |
---|---|---|
0 506 491 | Sep 1992 | EP |
0 585 186 | Mar 1994 | EP |
0 828 346 | Mar 1998 | EP |
1 071 126 | Jan 2001 | EP |
1 357 741 | Oct 2003 | EP |
2392555 | Mar 2004 | GB |
5047620 | Feb 1993 | JP |
07-202157 | Aug 1995 | JP |
08-213874 | Aug 1996 | JP |
11-326366 | Nov 1999 | JP |
WO-8502283 | May 1985 | WO |
WO-8904113 | May 1989 | WO |
WO-9519645 | Jul 1995 | WO |
WO-9711588 | Mar 1997 | WO |
WO-02058233 | Jul 2002 | WO |
2004017399 | Feb 2004 | WO |
WO-2004017399 | Feb 2004 | WO |
2004023546 | Mar 2004 | WO |
2004025699 | Mar 2004 | WO |
WO-2004023546 | Mar 2004 | WO |
WO-2004025699 | Mar 2004 | WO |
2004027880 | Apr 2004 | WO |
WO-2004027880 | Apr 2004 | WO |
Number | Date | Country | |
---|---|---|---|
20080012115 A1 | Jan 2008 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 11125624 | May 2005 | US |
Child | 11891867 | US | |
Parent | 10462576 | Jun 2003 | US |
Child | 11125624 | US |